欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8MUR 参数 Datasheet PDF下载

ATMEGA8L-8MUR图片预览
型号: ATMEGA8L-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第134页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第135页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第136页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第137页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第139页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第140页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第141页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第142页  
ATmega8(L)  
UDR in order to clear UDRE or disable the Data Register empty Interrupt, otherwise a new inter-  
rupt will occur once the interrupt routine terminates.  
The Transmit Complete (TXC) Flag bit is set one when the entire frame in the transmit Shift Reg-  
ister has been shifted out and there are no new data currently present in the transmit buffer. The  
TXC Flag bit is automatically cleared when a transmit complete interrupt is executed, or it can be  
cleared by writing a one to its bit location. The TXC Flag is useful in half-duplex communication  
interfaces (like the RS485 standard), where a transmitting application must enter Receive mode  
and free the communication bus immediately after completing the transmission.  
When the Transmit Compete Interrupt Enable (TXCIE) bit in UCSRB is set, the USART Transmit  
Complete Interrupt will be executed when the TXC Flag becomes set (provided that global inter-  
rupts are enabled). When the transmit complete interrupt is used, the interrupt handling routine  
does not have to clear the TXC Flag, this is done automatically when the interrupt is executed.  
Parity Generator  
The Parity Generator calculates the parity bit for the serial frame data. When parity bit is enabled  
(UPM1 = 1), the Transmitter control logic inserts the parity bit between the last data bit and the  
first stop bit of the frame that is sent.  
Disabling the  
Transmitter  
The disabling of the Transmitter (setting the TXEN to zero) will not become effective until ongo-  
ing and pending transmissions are completed (that is, when the Transmit Shift Register and  
Transmit Buffer Register do not contain data to be transmitted). When disabled, the Transmitter  
will no longer override the TxD pin.  
Data Reception –  
The USART  
Receiver  
The USART Receiver is enabled by writing the Receive Enable (RXEN) bit in the UCSRB Regis-  
ter to one. When the Receiver is enabled, the normal pin operation of the RxD pin is overridden  
by the USART and given the function as the Receiver’s serial input. The baud rate, mode of  
operation and frame format must be set up once before any serial reception can be done. If syn-  
chronous operation is used, the clock on the XCK pin will be used as transfer clock.  
Receiving Frames with The Receiver starts data reception when it detects a valid start bit. Each bit that follows the start  
5 to 8 Data Bits  
bit will be sampled at the baud rate or XCK clock, and shifted into the Receive Shift Register until  
the first stop bit of a frame is received. A second stop bit will be ignored by the Receiver. When  
the first stop bit is received (that is, a complete serial frame is present in the Receive Shift Reg-  
ister), the contents of the Shift Register will be moved into the receive buffer. The receive buffer  
can then be read by reading the UDR I/O location.  
The following code example shows a simple USART receive function based on polling of the  
Receive Complete (RXC) Flag. When using frames with less than eight bits the most significant  
138  
2486AA–AVR–02/2013  
 复制成功!