欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8MUR 参数 Datasheet PDF下载

ATMEGA8L-8MUR图片预览
型号: ATMEGA8L-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第112页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第113页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第114页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第115页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第117页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第118页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第119页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第120页  
ATmega8(L)  
Table 45 shows the COM21:0 bit functionality when the WGM21:0 bits are set to phase correct  
PWM mode.  
Table 45. Compare Output Mode, Phase Correct PWM Mode(1)  
COM21 COM20 Description  
0
0
0
1
Normal port operation, OC2 disconnected  
Reserved  
Clear OC2 on Compare Match when up-counting. Set OC2 on Compare  
Match when downcounting  
1
1
0
1
Set OC2 on Compare Match when up-counting. Clear OC2 on Compare  
Match when downcounting  
Note:  
1. A special case occurs when OCR2 equals TOP and COM21 is set. In this case, the Compare  
Match is ignored, but the set or clear is done at TOP. See “Phase Correct PWM Mode” on page  
111 for more details  
• Bit 2:0 – CS22:0: Clock Select  
The three clock select bits select the clock source to be used by the Timer/Counter, see Table  
46.  
Table 46. Clock Select Bit Description  
CS22  
CS21  
CS20  
Description  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
No clock source (Timer/Counter stopped)  
clkT2S/(No prescaling)  
clkT2S/8 (From prescaler)  
clkT2S/32 (From prescaler)  
clkT2S/64 (From prescaler)  
clkT2S/128 (From prescaler)  
clkT S/256 (From prescaler)  
2
clkT S/1024 (From prescaler)  
2
Timer/Counter  
Register – TCNT2  
Bit  
7
6
5
4
3
2
1
0
TCNT2[7:0]  
TCNT2  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
The Timer/Counter Register gives direct access, both for read and write operations, to the  
Timer/Counter unit 8-bit counter. Writing to the TCNT2 Register blocks (removes) the Compare  
Match on the following timer clock. Modifying the counter (TCNT2) while the counter is running,  
introduces a risk of missing a Compare Match between TCNT2 and the OCR2 Register.  
Output Compare  
Register – OCR2  
Bit  
7
6
5
4
3
2
1
0
OCR2[7:0]  
OCR2  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
The Output Compare Register contains an 8-bit value that is continuously compared with the  
counter value (TCNT2). A match can be used to generate an Output Compare interrupt, or to  
generate a waveform output on the OC2 pin.  
116  
2486AA–AVR–02/2013  
 复制成功!