欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第14页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第15页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第16页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第17页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第19页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第20页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第21页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第22页  
Data Memory Access Times  
This section describes the general access timing concepts for internal memory access.  
The internal data SRAM access is performed in two clkCPU cycles as described in Figure  
10.  
Figure 10. On-chip Data SRAM Access Cycles  
T1  
T2  
T3  
clkCPU  
Address Valid  
Compute Address  
Address  
Data  
WR  
Data  
RD  
Memory Access Instruction  
Next Instruction  
EEPROM Data Memory  
The ATmega32 contains 1024 bytes of data EEPROM memory. It is organized as a sep-  
arate data space, in which single bytes can be read and written. The EEPROM has an  
endurance of at least 100,000 write/erase cycles. The access between the EEPROM  
and the CPU is described in the following, specifying the EEPROM Address Registers,  
the EEPROM Data Register, and the EEPROM Control Register.  
“Memory Programming” on page 256 contains a detailed description on EEPROM Pro-  
gramming in SPI, JTAG, or Parallell Programming mode.  
EEPROM Read/Write Access  
The EEPROM Access Registers are accessible in the I/O space.  
The write access time for the EEPROM is given in Table 1. A self-timing function, how-  
ever, lets the user software detect when the next byte can be written. If the user code  
contains instructions that write the EEPROM, some precautions must be taken. In  
heavily filtered power supplies, VCC is likely to rise or fall slowly on Power-up/down. This  
causes the device for some period of time to run at a voltage lower than specified as  
minimum for the clock frequency used. See “Preventing EEPROM Corruption” on page  
22 for details on how to avoid problems in these situations.  
In order to prevent unintentional EEPROM writes, a specific write procedure must be fol-  
lowed. Refer to the description of the EEPROM Control Register for details on this.  
When the EEPROM is read, the CPU is halted for four clock cycles before the next  
instruction is executed. When the EEPROM is written, the CPU is halted for two clock  
cycles before the next instruction is executed.  
18  
ATmega32(L)  
2503J–AVR–10/06