欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第138页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第139页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第140页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第141页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第143页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第144页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第145页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第146页  
Figure 70. Clock Generation Logic, Block Diagram  
UBRR  
U2X  
fosc  
UBRR+1  
Prescaling  
Down-Counter  
/ 2  
/ 4  
/ 2  
0
1
0
1
OSC  
txclk  
UMSEL  
rxclk  
DDR_XCK  
Sync  
Register  
Edge  
Detector  
xcki  
0
1
XCK  
Pin  
xcko  
DDR_XCK  
UCPOL  
1
0
Signal description:  
txclk Transmitter clock (Internal Signal).  
rxclk Receiver base clock (Internal Signal).  
xcki  
Input from XCK pin (Internal Signal). Used for synchronous slave operation.  
xcko Clock output to XCK pin (Internal Signal). Used for synchronous master  
operation.  
fosc  
XTAL pin frequency (System Clock).  
Internal Clock Generation –  
The Baud Rate Generator  
Internal clock generation is used for the asynchronous and the synchronous master  
modes of operation. The description in this section refers to Figure 70.  
The USART Baud Rate Register (UBRR) and the down-counter connected to it function  
as a programmable prescaler or baud rate generator. The down-counter, running at sys-  
tem clock (fosc), is loaded with the UBRR value each time the counter has counted  
down to zero or when the UBRRL Register is written. A clock is generated each time the  
counter reaches zero. This clock is the baud rate generator clock output (=  
fosc/(UBRR+1)). The Transmitter divides the baud rate generator clock output by 2, 8 or  
16 depending on mode. The baud rate generator output is used directly by the receiver’s  
clock and data recovery units. However, the recovery units use a state machine that  
uses 2, 8 or 16 states depending on mode set by the state of the UMSEL, U2X and  
DDR_XCK bits.  
Table 60 contains equations for calculating the baud rate (in bits per second) and for  
calculating the UBRR value for each mode of operation using an internally generated  
clock source.  
142  
ATmega32(L)  
2503J–AVR–10/06  
 复制成功!