欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第115页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第116页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第117页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第118页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第120页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第121页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第122页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第123页  
ATmega32(L)  
Normal Mode  
The simplest mode of operation is the Normal mode (WGM21:0 = 0). In this mode the  
counting direction is always up (incrementing), and no counter clear is performed. The  
counter simply overruns when it passes its maximum 8-bit value (TOP = 0xFF) and then  
restarts from the bottom (0x00). In normal operation the Timer/Counter Overflow Flag  
(TOV2) will be set in the same timer clock cycle as the TCNT2 becomes zero. The TOV2  
Flag in this case behaves like a ninth bit, except that it is only set, not cleared. However,  
combined with the timer overflow interrupt that automatically clears the TOV2 Flag, the  
timer resolution can be increased by software. There are no special cases to consider in  
the normal mode, a new counter value can be written anytime.  
The Output Compare unit can be used to generate interrupts at some given time. Using  
the output compare to generate waveforms in normal mode is not recommended, since  
this will occupy too much of the CPU time.  
Clear Timer on Compare  
Match (CTC) Mode  
In Clear Timer on Compare or CTC mode (WGM21:0 = 2), the OCR2 Register is used to  
manipulate the counter resolution. In CTC mode the counter is cleared to zero when the  
counter value (TCNT2) matches the OCR2. The OCR2 defines the top value for the  
counter, hence also its resolution. This mode allows greater control of the compare  
match output frequency. It also simplifies the operation of counting external events.  
The timing diagram for the CTC mode is shown in Figure 57. The counter value  
(TCNT2) increases until a compare match occurs between TCNT2 and OCR2, and then  
counter (TCNT2) is cleared.  
Figure 57. CTC Mode, Timing Diagram  
OCn Interrupt Flag Set  
TCNTn  
OCn  
(Toggle)  
(COMn1:0 = 1)  
1
2
3
4
Period  
An interrupt can be generated each time the counter value reaches the TOP value by  
using the OCF2 Flag. If the interrupt is enabled, the interrupt handler routine can be  
used for updating the TOP value. However, changing the TOP to a value close to BOT-  
TOM when the counter is running with none or a low prescaler value must be done with  
care since the CTC mode does not have the double buffering feature. If the new value  
written to OCR2 is lower than the current value of TCNT2, the counter will miss the com-  
pare match. The counter will then have to count to its maximum value (0xFF) and wrap  
around starting at 0x00 before the compare match can occur.  
For generating a waveform output in CTC mode, the OC2 output can be set to toggle its  
logical level on each compare match by setting the Compare Output mode bits to toggle  
mode (COM21:0 = 1). The OC2 value will not be visible on the port pin unless the data  
direction for the pin is set to output. The waveform generated will have a maximum fre-  
119  
2503J–AVR–10/06  
 复制成功!