欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第111页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第112页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第113页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第114页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第116页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第117页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第118页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第119页  
ATmega32(L)  
The double buffered Output Compare Register (OCR2) is compared with the  
Timer/Counter value at all times. The result of the compare can be used by the wave-  
form generator to generate a PWM or variable frequency output on the Output Compare  
Pin (OC2). See “Output Compare Unit” on page 116. for details. The compare match  
event will also set the Compare Flag (OCF2) which can be used to generate an output  
compare interrupt request.  
Definitions  
Many register and bit references in this document are written in general form. A lower  
case “n” replaces the Timer/Counter number, in this case 2. However, when using the  
register or bit defines in a program, the precise form must be used (i.e., TCNT2 for  
accessing Timer/Counter2 counter value and so on). The definitions in Table 49 are also  
used extensively throughout the document.  
Table 49. Definitions  
BOTTOM The counter reaches the BOTTOM when it becomes zero (0x00).  
MAX  
The counter reaches its MAXimum when it becomes 0xFF (decimal  
255).  
TOP  
The counter reaches the TOP when it becomes equal to the highest  
value in the count sequence. The TOP value can be assigned to be the  
fixed value 0xFF (MAX) or the value stored in the OCR2 Register. The  
assignment is dependent on the mode of operation.  
Timer/Counter Clock  
Sources  
The Timer/Counter can be clocked by an internal synchronous or an external asynchro-  
nous clock source. The clock source clkT2 is by default equal to the MCU clock, clkI/O.  
When the AS2 bit in the ASSR Register is written to logic one, the clock source is taken  
from the Timer/Counter Oscillator connected to TOSC1 and TOSC2. For details on  
asynchronous operation, see “Asynchronous Status Register – ASSR” on page 128. For  
details on clock sources and prescaler, see “Timer/Counter Prescaler” on page 131.  
Counter Unit  
The main part of the 8-bit Timer/Counter is the programmable bi-directional counter unit.  
Figure 54 shows a block diagram of the counter and its surrounding environment.  
Figure 54. Counter Unit Block Diagram  
TOVn  
(Int.Req.)  
DATA BUS  
TOSC1  
count  
T/C  
Oscillator  
clk Tn  
clear  
TCNTn  
Control Logic  
Prescaler  
direction  
TOSC2  
clk  
bottom  
top  
I/O  
Signal description (internal signals):  
count Increment or decrement TCNT2 by 1.  
direction Selects between increment and decrement.  
clear  
clkT2  
Clear TCNT2 (set all bits to zero).  
Timer/Counter clock.  
115  
2503J–AVR–10/06  
 复制成功!