欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第98页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第99页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第100页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第101页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第103页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第104页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第105页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第106页  
Figure 47. Phase Correct PWM Mode, Timing Diagram  
OCRnx/TOP Update and  
OCnA Interrupt Flag Set  
or ICFn Interrupt Flag Set  
(Interrupt on TOP)  
TOVn Interrupt Flag Set  
(Interrupt on Bottom)  
TCNTn  
(COMnx1:0 = 2)  
(COMnx1:0 = 3)  
OCnx  
OCnx  
1
2
3
4
Period  
The Timer/Counter Overflow Flag (TOV1) is set each time the counter reaches BOT-  
TOM. When either OCR1A or ICR1 is used for defining the TOP value, the OC1A or  
ICF1 Flag is set accordingly at the same timer clock cycle as the OCR1x Registers are  
updated with the double buffer value (at TOP). The Interrupt Flags can be used to gen-  
erate an interrupt each time the counter reaches the TOP or BOTTOM value.  
When changing the TOP value the program must ensure that the new TOP value is  
higher or equal to the value of all of the Compare Registers. If the TOP value is lower  
than any of the Compare Registers, a compare match will never occur between the  
TCNT1 and the OCR1x. Note that when using fixed TOP values, the unused bits are  
masked to zero when any of the OCR1x Registers are written. As the third period shown  
in Figure 47 illustrates, changing the TOP actively while the Timer/Counter is running in  
the phase correct mode can result in an unsymmetrical output. The reason for this can  
be found in the time of update of the OCR1x Register. Since the OCR1x update occurs  
at TOP, the PWM period starts and ends at TOP. This implies that the length of the fall-  
ing slope is determined by the previous TOP value, while the length of the rising slope is  
determined by the new TOP value. When these two values differ the two slopes of the  
period will differ in length. The difference in length gives the unsymmetrical result on the  
output.  
It is recommended to use the phase and frequency correct mode instead of the phase  
correct mode when changing the TOP value while the Timer/Counter is running. When  
using a static TOP value there are practically no differences between the two modes of  
operation.  
In phase correct PWM mode, the compare units allow generation of PWM waveforms on  
the OC1x pins. Setting the COM1x1:0 bits to 2 will produce a non-inverted PWM and an  
inverted PWM output can be generated by setting the COM1x1:0 to 3 (See Table 44 on  
page 107). The actual OC1x value will only be visible on the port pin if the data direction  
for the port pin is set as output (DDR_OC1x). The PWM waveform is generated by set-  
ting (or clearing) the OC1x Register at the compare match between OCR1x and TCNT1  
when the counter increments, and clearing (or setting) the OC1x Register at compare  
match between OCR1x and TCNT1 when the counter decrements. The PWM frequency  
102  
ATmega32(L)  
2503J–AVR–10/06  
 复制成功!