欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第99页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第100页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第101页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第102页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第104页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第105页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第106页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第107页  
ATmega32(L)  
for the output when using phase correct PWM can be calculated by the following  
equation:  
f
clk_I/O  
f
= ---------------------------  
OCnxPCPWM  
2 N TOP  
The N variable represents the prescaler divider (1, 8, 64, 256, or 1024).  
The extreme values for the OCR1x Register represent special cases when generating a  
PWM waveform output in the phase correct PWM mode. If the OCR1x is set equal to  
BOTTOM the output will be continuously low and if set equal to TOP the output will be  
continuously high for non-inverted PWM mode. For inverted PWM the output will have  
the opposite logic values. If OCR1A is used to define the TOP value (WGM13:0 = 11)  
and COM1A1:0 = 1, the OC1A output will toggle with a 50ꢀ duty cycle.  
Phase and Frequency Correct The phase and frequency correct Pulse Width Modulation, or phase and frequency cor-  
PWM Mode  
rect PWM mode (WGM13:0 = 8 or 9) provides a high resolution phase and frequency  
correct PWM waveform generation option. The phase and frequency correct PWM  
mode is, like the phase correct PWM mode, based on a dual-slope operation. The  
counter counts repeatedly from BOTTOM (0x0000) to TOP and then from TOP to BOT-  
TOM. In non-inverting Compare Output mode, the Output Compare (OC1x) is cleared  
on the compare match between TCNT1 and OCR1x while upcounting, and set on the  
compare match while downcounting. In inverting Compare Output mode, the operation  
is inverted. The dual-slope operation gives a lower maximum operation frequency com-  
pared to the single-slope operation. However, due to the symmetric feature of the dual-  
slope PWM modes, these modes are preferred for motor control applications.  
The main difference between the phase correct, and the phase and frequency correct  
PWM mode is the time the OCR1x Register is updated by the OCR1x Buffer Register,  
(see Figure 47 and Figure 48).  
The PWM resolution for the phase and frequency correct PWM mode can be defined by  
either ICR1 or OCR1A. The minimum resolution allowed is 2-bit (ICR1 or OCR1A set to  
0x0003), and the maximum resolution is 16-bit (ICR1 or OCR1A set to MAX). The PWM  
resolution in bits can be calculated using the following equation:  
log(TOP + 1)  
R
= ----------------------------------  
PFCPWM  
log(2)  
In phase and frequency correct PWM mode the counter is incremented until the counter  
value matches either the value in ICR1 (WGM13:0 = 8), or the value in OCR1A  
(WGM13:0 = 9). The counter has then reached the TOP and changes the count direc-  
tion. The TCNT1 value will be equal to TOP for one timer clock cycle. The timing  
diagram for the phase correct and frequency correct PWM mode is shown on Figure 48.  
The figure shows phase and frequency correct PWM mode when OCR1A or ICR1 is  
used to define TOP. The TCNT1 value is in the timing diagram shown as a histogram for  
illustrating the dual-slope operation. The diagram includes non-inverted and inverted  
PWM outputs. The small horizontal line marks on the TCNT1 slopes represent compare  
matches between OCR1x and TCNT1. The OC1x Interrupt Flag will be set when a com-  
pare match occurs.  
103  
2503J–AVR–10/06  
 复制成功!