欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560 参数 Datasheet PDF下载

ATMEGA2560图片预览
型号: ATMEGA2560
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与256K字节的系统内可编程闪存 [8- BIT Microcontroller with 256K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 407 页 / 2985 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560的Datasheet PDF文件第45页浏览型号ATMEGA2560的Datasheet PDF文件第46页浏览型号ATMEGA2560的Datasheet PDF文件第47页浏览型号ATMEGA2560的Datasheet PDF文件第48页浏览型号ATMEGA2560的Datasheet PDF文件第50页浏览型号ATMEGA2560的Datasheet PDF文件第51页浏览型号ATMEGA2560的Datasheet PDF文件第52页浏览型号ATMEGA2560的Datasheet PDF文件第53页  
ATmega640/1280/1281/2560/2561  
the previous clock period, and T2 is the period corresponding to the new prescaler  
setting.  
To avoid unintentional changes of clock frequency, a special write procedure must be  
followed to change the CLKPS bits:  
1. Write the Clock Prescaler Change Enable (CLKPCE) bit to one and all other bits  
in CLKPR to zero.  
2. Within four cycles, write the desired value to CLKPS while writing a zero to  
CLKPCE.  
Interrupts must be disabled when changing prescaler setting to make sure the write pro-  
cedure is not interrupted.  
Clock Prescale Register –  
CLKPR  
Bit  
7
CLKPCE  
R/W  
0
6
5
4
3
2
1
0
CLKPS3  
R/W  
CLKPS2  
R/W  
CLKPS1  
R/W  
CLKPS0  
R/W  
CLKPR  
Read/Write  
Initial Value  
R
0
R
0
R
0
See Bit Description  
• Bit 7 – CLKPCE: Clock Prescaler Change Enable  
The CLKPCE bit must be written to logic one to enable change of the CLKPS bits. The  
CLKPCE bit is only updated when the other bits in CLKPR are simultaneously written to  
zero. CLKPCE is cleared by hardware four cycles after it is written or when CLKPS bits  
are written. Rewriting the CLKPCE bit within this time-out period does neither extend the  
time-out period, nor clear the CLKPCE bit.  
• Bits 3..0 – CLKPS3..0: Clock Prescaler Select Bits 3 - 0  
These bits define the division factor between the selected clock source and the internal  
system clock. These bits can be written run-time to vary the clock frequency to suit the  
application requirements. As the divider divides the master clock input to the MCU, the  
speed of all synchronous peripherals is reduced when a division factor is used. The divi-  
sion factors are given in Table 20.  
The CKDIV8 Fuse determines the initial value of the CLKPS bits. If CKDIV8 is unpro-  
grammed, the CLKPS bits will be reset to “0000”. If CKDIV8 is programmed, CLKPS bits  
are reset to “0011”, giving a division factor of 8 at start up. This feature should be used if  
the selected clock source has a higher frequency than the maximum frequency of the  
device at the present operating conditions. Note that any value can be written to the  
CLKPS bits regardless of the CKDIV8 Fuse setting. The Application software must  
ensure that a sufficient division factor is chosen if the selected clock source has a higher  
frequency than the maximum frequency of the device at the present operating condi-  
tions. The device is shipped with the CKDIV8 Fuse programmed.  
49  
2549A–AVR–03/05  
 复制成功!