欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第193页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第194页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第195页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第196页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第198页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第199页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第200页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第201页  
ATmega8U2/16U2/32U2  
21. USB Device Operating modes  
21.1 Overview  
The USB device controller supports full speed data transfers. In addition to the default control  
endpoint, it provides four other endpoints, which can be configured in control, bulk, interrupt or  
isochronous modes:  
• Endpoint 0:  
Programmable size FIFO up to 64 bytes, default control endpoint  
Programmable size FIFO up to 64 bytes.  
• Endpoint 1 and 2:  
• Endpoint 3 and 4:  
Programmable size FIFO up to 64 bytes with ping-pong mode.  
The controller starts in the “idle” mode. In this mode, the pad consumption is reduced to the  
minimum.  
21.2 Power-on and reset  
The next diagram explains the USB device controller main states on power-on:  
Figure 21-1. USB device controller states after reset  
The reset state of the Device controller is:  
• the macro clock is stopped in order to minimize the power consumption (FRZCLK set),  
• the USB device controller internal state is reset (all the registers are reset to their default  
value. Note that DETACH is set.)  
• the endpoint banks are reset  
• the D+ pull up are not activated (mode Detach)  
The D+ pull-up will be activated as soon as the DETACH bit is cleared.  
The macro is in the ‘Idle’ state after reset with a minimum power consumption and does not  
need to have the PLL activated to enter in this state.  
The USB device controller can at any time be reset by clearing USBE.  
21.3 Endpoint reset  
An endpoint can be reset at any time by setting in the UERST register the bit corresponding to  
the endpoint (EPRSTx). This resets:  
• the internal state machine on that endpoint,  
197  
7799D–AVR–11/10  
 复制成功!