欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第196页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第197页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第198页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第199页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第201页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第202页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第203页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第204页  
ATmega8U2/16U2/32U2  
UADD contains the default address 00h after a power-up or an USB reset.  
ADDEN is cleared by hardware:  
• after a power-up reset,  
• when an USB reset is received,  
• or when the macro is disabled (USBE cleared)  
When this bit is cleared, the default device address 00h is used.  
21.8 Suspend, Wake-up and Resume  
After the USB line has been inactive for a period of 3 ms (J state), the controller set the SUSPI  
flag and triggers the corresponding interrupt if enabled. The firmware may then set the FRZCLK  
bit.  
The CPU can also, depending on software architecture, disable the PLL and/or enter in the idle  
mode to reduce the power consumption (especially in a bus powered application).  
There are two ways to recover from the Suspend mode:  
1. Clear the FRZCLK bit. This is possible if the CPU is not in the Idle mode.  
2. If the CPU is in idle mode, enable the WAKEUPI interrupt (WAKEUPE set). Then, as  
soon as an non-idle signal is seen by the controller, the WAKEUPI interrupt is triggered.  
The firmware shall then clear the FRZCLK bit to restart the transfer.  
There are no relationship between the SUSPI interrupt and the WAKEUPI interrupt: the WAKE-  
UPI interrupt is triggered as soon as there are non-idle patterns on the data lines. Thus, the  
WAKEUPI interrupt can occurs even if the controller is not in the “suspend” mode.  
When the WAKEUPI interrupt is triggered, if the SUSPI interrupt bit was already set, it is cleared  
by hardware.  
When the SUSPI interrupt is triggered, if the WAKEUPI interrupt bit was already set, it is cleared  
by hardware.  
21.9 Detach  
The reset value of the DETACH bit is 1.  
It is possible to re-enumerate a device, simply by setting and clearing the DETACH bit (the line  
discharge time must be taken in account).  
• When the USB device controller is in full-speed mode, setting DETACH will disconnect the  
pull-up on the D+. Then, clearing DETACH will connect the pull-up on the D+.  
Figure 21-3. Detach a device in Full-speed:  
200  
7799D–AVR–11/10  
 复制成功!