欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第135页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第136页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第137页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第138页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第140页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第141页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第142页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第143页  
ATmega8U2/16U2/32U2  
The interconnection between Master and Slave CPUs with SPI is shown in Figure 17-2. The sys-  
tem consists of two shift Registers, and a Master clock generator. The SPI Master initiates the  
communication cycle when pulling low the Slave Select SS pin of the desired Slave. Master and  
Slave prepare the data to be sent in their respective shift Registers, and the Master generates  
the required clock pulses on the SCK line to interchange data. Data is always shifted from Mas-  
ter to Slave on the Master Out – Slave In, MOSI, line, and from Slave to Master on the Master In  
– Slave Out, MISO, line. After each data packet, the Master will synchronize the Slave by pulling  
high the Slave Select, SS, line.  
When configured as a Master, the SPI interface has no automatic control of the SS line. This  
must be handled by user software before communication can start. When this is done, writing a  
byte to the SPI Data Register starts the SPI clock generator, and the hardware shifts the eight  
bits into the Slave. After shifting one byte, the SPI clock generator stops, setting the end of  
Transmission Flag (SPIF). If the SPI Interrupt Enable bit (SPIE) in the SPCR Register is set, an  
interrupt is requested. The Master may continue to shift the next byte by writing it into SPDR, or  
signal the end of packet by pulling high the Slave Select, SS line. The last incoming byte will be  
kept in the Buffer Register for later use.  
When configured as a Slave, the SPI interface will remain sleeping with MISO tri-stated as long  
as the SS pin is driven high. In this state, software may update the contents of the SPI Data  
Register, SPDR, but the data will not be shifted out by incoming clock pulses on the SCK pin  
until the SS pin is driven low. As one byte has been completely shifted, the end of Transmission  
Flag, SPIF is set. If the SPI Interrupt Enable bit, SPIE, in the SPCR Register is set, an interrupt  
is requested. The Slave may continue to place new data to be sent into SPDR before reading  
the incoming data. The last incoming byte will be kept in the Buffer Register for later use.  
Figure 17-2. SPI Master-slave Interconnection  
SHIFT  
ENABLE  
The system is single buffered in the transmit direction and double buffered in the receive direc-  
tion. This means that bytes to be transmitted cannot be written to the SPI Data Register before  
the entire shift cycle is completed. When receiving data, however, a received character must be  
read from the SPI Data Register before the next character has been completely shifted in. Oth-  
erwise, the first byte is lost.  
In SPI Slave mode, the control logic will sample the incoming signal of the SCK pin. To ensure  
correct sampling of the clock signal, the frequency of the SPI clock should never exceed fosc/4.  
When the SPI is enabled, the data direction of the MOSI, MISO, SCK, and SS pins is overridden  
according to Table 17-1. For more details on automatic port overrides, refer to “Alternate Port  
139  
7799D–AVR–11/10  
 复制成功!