欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第116页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第117页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第118页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第119页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第121页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第122页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第123页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第124页  
ATmega8U2/16U2/32U2  
non-PWM modes refer to Table 16-1 on page 130. For fast PWM mode refer to Table 16-2 on  
page 130, and for phase correct and phase and frequency correct PWM refer to Table 16-3 on  
page 131.  
A change of the COMnx1:0 bits state will have effect at the first compare match after the bits are  
written. For non-PWM modes, the action can be forced to have immediate effect by using the  
FOCnx strobe bits.  
16.9 Modes of Operation  
The mode of operation, i.e., the behavior of the Timer/Counter and the Output Compare pins, is  
defined by the combination of the Waveform Generation mode (WGMn3:0) and Compare Output  
mode (COMnx1:0) bits. The Compare Output mode bits do not affect the counting sequence,  
while the Waveform Generation mode bits do. The COMnx1:0 bits control whether the PWM out-  
put generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes  
the COMnx1:0 bits control whether the output should be set, cleared or toggle at a compare  
match (See “Compare Match Output Unit” on page 119.)  
For detailed timing information refer to “Timer/Counter Timing Diagrams” on page 127.  
16.9.1  
Normal Mode  
The simplest mode of operation is the Normal mode (WGMn3:0 = 0). In this mode the counting  
direction is always up (incrementing), and no counter clear is performed. The counter simply  
overruns when it passes its maximum 16-bit value (MAX = 0xFFFF) and then restarts from the  
BOTTOM (0x0000). In normal operation the Timer/Counter Overflow Flag (TOVn) will be set in  
the same timer clock cycle as the TCNTn becomes zero. The TOVn Flag in this case behaves  
like a 17th bit, except that it is only set, not cleared. However, combined with the timer overflow  
interrupt that automatically clears the TOVn Flag, the timer resolution can be increased by soft-  
ware. There are no special cases to consider in the Normal mode, a new counter value can be  
written anytime.  
The Input Capture unit is easy to use in Normal mode. However, observe that the maximum  
interval between the external events must not exceed the resolution of the counter. If the interval  
between events are too long, the timer overflow interrupt or the prescaler must be used to  
extend the resolution for the capture unit.  
The Output Compare units can be used to generate interrupts at some given time. Using the  
Output Compare to generate waveforms in Normal mode is not recommended, since this will  
occupy too much of the CPU time.  
16.9.2  
Clear Timer on Compare Match (CTC) Mode  
In Clear Timer on Compare or CTC mode (WGMn[3:0] = 4 or 12), the OCRnA or ICRn Register  
are used to manipulate the counter resolution. In CTC mode the counter is cleared to zero when  
the counter value (TCNTn) matches either the OCRnA (WGMn[3:0] = 4) or the ICRn  
(WGMn[3:0] = 12). The OCRnA or ICRn define the top value for the counter, hence also its res-  
olution. This mode allows greater control of the compare match output frequency. It also  
simplifies the operation of counting external events.  
The timing diagram for the CTC mode is shown in Figure 16-6. The counter value (TCNTn)  
increases until a compare match occurs with either OCRnA or ICRn, and then counter (TCNTn)  
is cleared.  
120  
7799D–AVR–11/10  
 复制成功!