欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第120页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第121页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第122页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第123页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第125页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第126页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第127页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第128页  
ATmega8U2/16U2/32U2  
0x0003), and the maximum resolution is 16-bit (ICRn or OCRnA set to MAX). The PWM resolu-  
tion in bits can be calculated by using the following equation:  
logTOP + 1  
R
= ----------------------------------  
PCPWM  
log2  
In phase correct PWM mode the counter is incremented until the counter value matches either  
one of the fixed values 0x00FF, 0x01FF, or 0x03FF (WGMn[3:0] = 1, 2, or 3), the value in ICRn  
(WGMn[3:0] = 10), or the value in OCRnA (WGMn3:0 = 11). The counter has then reached the  
TOP and changes the count direction. The TCNTn value will be equal to TOP for one timer clock  
cycle. The timing diagram for the phase correct PWM mode is shown on Figure 16-8. The figure  
shows phase correct PWM mode when OCRnA or ICRn is used to define TOP. The TCNTn  
value is in the timing diagram shown as a histogram for illustrating the dual-slope operation. The  
diagram includes non-inverted and inverted PWM outputs. The small horizontal line marks on  
the TCNTn slopes represent compare matches between OCRnx and TCNTn. The OCnx Inter-  
rupt Flag will be set when a compare match occurs.  
Figure 16-8. Phase Correct PWM Mode, Timing Diagram  
OCRnx/TOP Update and  
OCnA Interrupt Flag Set  
or ICFn Interrupt Flag Set  
(Interrupt on TOP)  
TOVn Interrupt Flag Set  
(Interrupt on Bottom)  
TCNTn  
(COMnx1:0 = 2)  
OCnx  
(COMnx1:0 = 3)  
OCnx  
1
2
3
4
Period  
The Timer/Counter Overflow Flag (TOVn) is set each time the counter reaches BOTTOM. When  
either OCRnA or ICRn is used for defining the TOP value, the OCnA or ICFn Flag is set accord-  
ingly at the same timer clock cycle as the OCRnx Registers are updated with the double buffer  
value (at TOP). The Interrupt Flags can be used to generate an interrupt each time the counter  
reaches the TOP or BOTTOM value.  
When changing the TOP value the program must ensure that the new TOP value is higher or  
equal to the value of all of the Compare Registers. If the TOP value is lower than any of the  
Compare Registers, a compare match will never occur between the TCNTn and the OCRnx.  
Note that when using fixed TOP values, the unused bits are masked to zero when any of the  
OCRnx Registers are written. As the third period shown in Figure 16-8 illustrates, changing the  
TOP actively while the Timer/Counter is running in the phase correct mode can result in an  
unsymmetrical output. The reason for this can be found in the time of update of the OCRnx Reg-  
124  
7799D–AVR–11/10  
 复制成功!