欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA169PV 参数 Datasheet PDF下载

ATMEGA169PV图片预览
型号: ATMEGA169PV
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有16K字节的系统内可编程闪存 [Microcontroller with 16K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 390 页 / 3485 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA169PV的Datasheet PDF文件第90页浏览型号ATMEGA169PV的Datasheet PDF文件第91页浏览型号ATMEGA169PV的Datasheet PDF文件第92页浏览型号ATMEGA169PV的Datasheet PDF文件第93页浏览型号ATMEGA169PV的Datasheet PDF文件第95页浏览型号ATMEGA169PV的Datasheet PDF文件第96页浏览型号ATMEGA169PV的Datasheet PDF文件第97页浏览型号ATMEGA169PV的Datasheet PDF文件第98页  
Figure 13-3. Output Compare Unit, Block Diagram  
DATA BUS  
OCRnx  
TCNTn  
= (8-bit Comparator )  
OCFnx (Int.Req.)  
top  
bottom  
Waveform Generator  
OCnx  
FOCn  
WGMn1:0  
COMnx1:0  
The OCR0A Register is double buffered when using any of the Pulse Width Modulation (PWM)  
modes. For the normal and Clear Timer on Compare (CTC) modes of operation, the double buff-  
ering is disabled. The double buffering synchronizes the update of the OCR0 Compare Register  
to either top or bottom of the counting sequence. The synchronization prevents the occurrence  
of odd-length, non-symmetrical PWM pulses, thereby making the output glitch-free.  
The OCR0A Register access may seem complex, but this is not case. When the double buffer-  
ing is enabled, the CPU has access to the OCR0A Buffer Register, and if double buffering is  
disabled the CPU will access the OCR0A directly.  
13.4.1  
13.4.2  
Force Output Compare  
In non-PWM waveform generation modes, the match output of the comparator can be forced by  
writing a one to the Force Output Compare (FOC0A) bit. Forcing compare match will not set the  
OCF0A Flag or reload/clear the timer, but the OC0A pin will be updated as if a real compare  
match had occurred (the COM0A1:0 bits settings define whether the OC0A pin is set, cleared or  
toggled).  
Compare Match Blocking by TCNT0 Write  
All CPU write operations to the TCNT0 Register will block any compare match that occur in the  
next timer clock cycle, even when the timer is stopped. This feature allows OCR0A to be initial-  
ized to the same value as TCNT0 without triggering an interrupt when the Timer/Counter clock is  
enabled.  
94  
ATmega169P  
8018A–AVR–03/06  
 复制成功!