欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA169PV 参数 Datasheet PDF下载

ATMEGA169PV图片预览
型号: ATMEGA169PV
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有16K字节的系统内可编程闪存 [Microcontroller with 16K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 390 页 / 3485 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA169PV的Datasheet PDF文件第39页浏览型号ATMEGA169PV的Datasheet PDF文件第40页浏览型号ATMEGA169PV的Datasheet PDF文件第41页浏览型号ATMEGA169PV的Datasheet PDF文件第42页浏览型号ATMEGA169PV的Datasheet PDF文件第44页浏览型号ATMEGA169PV的Datasheet PDF文件第45页浏览型号ATMEGA169PV的Datasheet PDF文件第46页浏览型号ATMEGA169PV的Datasheet PDF文件第47页  
ATmega169P  
8.8.6  
Port Pins  
When entering a sleep mode, all port pins should be configured to use minimum power. The  
most important is then to ensure that no pins drive resistive loads. In sleep modes where both  
the I/O clock (clkI/O) and the ADC clock (clkADC) are stopped, the input buffers of the device will  
be disabled. This ensures that no power is consumed by the input logic when not needed. In  
some cases, the input logic is needed for detecting wake-up conditions, and it will then be  
enabled. Refer to the section ”Digital Input Enable and Sleep Modes” on page 69 for details on  
which pins are enabled. If the input buffer is enabled and the input signal is left floating or have  
an analog signal level close to VCC/2, the input buffer will use excessive power.  
For analog input pins, the digital input buffer should be disabled at all times. An analog signal  
level close to VCC/2 on an input pin can cause significant current even in active mode. Digital  
input buffers can be disabled by writing to the Digital Input Disable Registers (DIDR1 and  
DIDR0). Refer to ”DIDR1 – Digital Input Disable Register 1” on page 214 and ”DIDR0 – Digital  
Input Disable Register 0” on page 232 for details.  
8.8.7  
JTAG Interface and On-chip Debug System  
If the On-chip debug system is enabled by the OCDEN Fuse and the chip enter Power down or  
Power save sleep mode, the main clock source remains enabled. In these sleep modes, this will  
contribute significantly to the total current consumption. There are three alternative ways to  
avoid this:  
• Disable OCDEN Fuse.  
• Disable JTAGEN Fuse.  
• Write one to the JTD bit in MCUCSR.  
The TDO pin is left floating when the JTAG interface is enabled while the JTAG TAP controller is  
not shifting data. If the hardware connected to the TDO pin does not pull up the logic level,  
power consumption will increase. Note that the TDI pin for the next device in the scan chain con-  
tains a pull-up that avoids this problem. Writing the JTD bit in the MCUCSR register to one or  
leaving the JTAG fuse unprogrammed disables the JTAG interface.  
43  
8018A–AVR–03/06  
 复制成功!