欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA169PV 参数 Datasheet PDF下载

ATMEGA169PV图片预览
型号: ATMEGA169PV
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有16K字节的系统内可编程闪存 [Microcontroller with 16K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 390 页 / 3485 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA169PV的Datasheet PDF文件第111页浏览型号ATMEGA169PV的Datasheet PDF文件第112页浏览型号ATMEGA169PV的Datasheet PDF文件第113页浏览型号ATMEGA169PV的Datasheet PDF文件第114页浏览型号ATMEGA169PV的Datasheet PDF文件第116页浏览型号ATMEGA169PV的Datasheet PDF文件第117页浏览型号ATMEGA169PV的Datasheet PDF文件第118页浏览型号ATMEGA169PV的Datasheet PDF文件第119页  
ATmega169P  
cleared by software (writing a logical one to the I/O bit location). For measuring frequency only,  
the clearing of the ICF1 Flag is not required (if an interrupt handler is used).  
14.6 Output Compare Units  
The 16-bit comparator continuously compares TCNT1 with the Output Compare Register  
(OCR1x). If TCNT equals OCR1x the comparator signals a match. A match will set the Output  
Compare Flag (OCF1x) at the next timer clock cycle. If enabled (OCIE1x = 1), the Output Com-  
pare Flag generates an Output Compare interrupt. The OCF1x Flag is automatically cleared  
when the interrupt is executed. Alternatively the OCF1x Flag can be cleared by software by writ-  
ing a logical one to its I/O bit location. The Waveform Generator uses the match signal to  
generate an output according to operating mode set by the Waveform Generation mode  
(WGM13:0) bits and Compare Output mode (COM1x1:0) bits. The TOP and BOTTOM signals  
are used by the Waveform Generator for handling the special cases of the extreme values in  
some modes of operation (See ”Modes of Operation” on page 118.)  
A special feature of Output Compare unit A allows it to define the Timer/Counter TOP value (i.e.,  
counter resolution). In addition to the counter resolution, the TOP value defines the period time  
for waveforms generated by the Waveform Generator.  
Figure 14-4 shows a block diagram of the Output Compare unit. The small “n” in the register and  
bit names indicates the device number (n = 1 for Timer/Counter 1), and the “x” indicates Output  
Compare unit (A/B). The elements of the block diagram that are not directly a part of the Output  
Compare unit are gray shaded.  
Figure 14-4. Output Compare Unit, Block Diagram  
DATA BUS (8-bit)  
TEMP (8-bit)  
OCRnxH Buf. (8-bit)  
OCRnxL Buf. (8-bit)  
TCNTnH (8-bit)  
TCNTnL (8-bit)  
OCRnx Buffer (16-bit Register)  
TCNTn (16-bit Counter)  
OCRnxH (8-bit)  
OCRnxL (8-bit)  
OCRnx (16-bit Register)  
= (16-bit Comparator )  
OCFnx (Int.Req.)  
TOP  
OCnx  
Waveform Generator  
BOTTOM  
WGMn3:0  
COMnx1:0  
The OCR1x Register is double buffered when using any of the twelve Pulse Width Modulation  
(PWM) modes. For the Normal and Clear Timer on Compare (CTC) modes of operation, the  
double buffering is disabled. The double buffering synchronizes the update of the OCR1x Com-  
pare Register to either TOP or BOTTOM of the counting sequence. The synchronization  
115  
8018A–AVR–03/06  
 复制成功!