欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA169PV 参数 Datasheet PDF下载

ATMEGA169PV图片预览
型号: ATMEGA169PV
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有16K字节的系统内可编程闪存 [Microcontroller with 16K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 390 页 / 3485 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA169PV的Datasheet PDF文件第101页浏览型号ATMEGA169PV的Datasheet PDF文件第102页浏览型号ATMEGA169PV的Datasheet PDF文件第103页浏览型号ATMEGA169PV的Datasheet PDF文件第104页浏览型号ATMEGA169PV的Datasheet PDF文件第106页浏览型号ATMEGA169PV的Datasheet PDF文件第107页浏览型号ATMEGA169PV的Datasheet PDF文件第108页浏览型号ATMEGA169PV的Datasheet PDF文件第109页  
ATmega169P  
When the OCIE0A bit is written to one, and the I-bit in the Status Register is set (one), the  
Timer/Counter0 Compare Match A interrupt is enabled. The corresponding interrupt is executed  
if a compare match in Timer/Counter0 occurs, i.e., when the OCF0A bit is set in the  
Timer/Counter 0 Interrupt Flag Register – TIFR0.  
• Bit 0 – TOIE0: Timer/Counter0 Overflow Interrupt Enable  
When the TOIE0 bit is written to one, and the I-bit in the Status Register is set (one), the  
Timer/Counter0 Overflow interrupt is enabled. The corresponding interrupt is executed if an  
overflow in Timer/Counter0 occurs, i.e., when the TOV0 bit is set in the Timer/Counter 0 Inter-  
rupt Flag Register – TIFR0.  
13.8.5  
TIFR0 – Timer/Counter 0 Interrupt Flag Register  
Bit  
0x15 (0x35)  
7
6
5
4
3
2
1
OCF0A  
R/W  
0
0
TOV0  
R/W  
0
TIFR0  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
R
0
• Bit 1 – OCF0A: Output Compare Flag 0 A  
The OCF0A bit is set (one) when a compare match occurs between the Timer/Counter0 and the  
data in OCR0A – Output Compare Register0. OCF0A is cleared by hardware when executing  
the corresponding interrupt handling vector. Alternatively, OCF0A is cleared by writing a logic  
one to the flag. When the I-bit in SREG, OCIE0A (Timer/Counter0 Compare match Interrupt  
Enable), and OCF0A are set (one), the Timer/Counter0 Compare match Interrupt is executed.  
• Bit 0 – TOV0: Timer/Counter0 Overflow Flag  
The bit TOV0 is set (one) when an overflow occurs in Timer/Counter0. TOV0 is cleared by hard-  
ware when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared  
by writing a logic one to the flag. When the SREG I-bit, TOIE0 (Timer/Counter0 Overflow Inter-  
rupt Enable), and TOV0 are set (one), the Timer/Counter0 Overflow interrupt is executed. In  
phase correct PWM mode, this bit is set when Timer/Counter0 changes counting direction at  
0x00.  
105  
8018A–AVR–03/06  
 复制成功!