欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第19页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第20页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第21页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第22页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第24页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第25页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第26页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第27页  
ATmega128(L)  
Flash. If the Flash is never being updated by the CPU, step 2 can be omitted. See “Boot Loader  
Support – Read-While-Write Self-Programming” on page 273 for details about boot  
programming.  
Caution: An interrupt between step 5 and step 6 will make the write cycle fail, since the  
EEPROM Master Write Enable will time-out. If an interrupt routine accessing the EEPROM is  
interrupting another EEPROM access, the EEAR or EEDR Register will be modified, causing the  
interrupted EEPROM access to fail. It is recommended to have the global interrupt flag cleared  
during the four last steps to avoid these problems.  
When the write access time has elapsed, the EEWE bit is cleared by hardware. The user soft-  
ware can poll this bit and wait for a zero before writing the next byte. When EEWE has been set,  
the CPU is halted for two cycles before the next instruction is executed.  
• Bit 0 – EERE: EEPROM Read Enable  
The EEPROM Read Enable Signal EERE is the read strobe to the EEPROM. When the correct  
address is set up in the EEAR Register, the EERE bit must be written to a logic one to trigger the  
EEPROM read. The EEPROM read access takes one instruction, and the requested data is  
available immediately. When the EEPROM is read, the CPU is halted for four cycles before the  
next instruction is executed.  
The user should poll the EEWE bit before starting the read operation. If a write operation is in  
progress, it is neither possible to read the EEPROM, nor to change the EEAR Register.  
The calibrated Oscillator is used to time the EEPROM accesses. Table 2 lists the typical pro-  
gramming time for EEPROM access from the CPU.  
Table 2. EEPROM Programming Time  
Number of Calibrated RC  
Symbol  
Oscillator Cycles(1)  
Typ Programming Time  
EEPROM Write (from CPU)  
8448  
8.5 ms  
Note:  
1. Uses 1 MHz clock, independent of CKSEL-fuse settings.  
23  
2467P–AVR–08/07  
 复制成功!