欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第165页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第166页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第167页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第168页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第170页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第171页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第172页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第173页  
ATmega128(L)  
SPI Status Register –  
SPSR  
Bit  
7
SPIF  
R
6
5
4
3
2
1
0
WCOL  
SPI2X  
R/W  
0
SPSR  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
R
0
0
• Bit 7 – SPIF: SPI Interrupt Flag  
When a serial transfer is complete, the SPIF flag is set. An interrupt is generated if SPIE in  
SPCR is set and global interrupts are enabled. If SS is an input and is driven low when the SPI is  
in Master mode, this will also set the SPIF flag. SPIF is cleared by hardware when executing the  
corresponding interrupt handling vector. Alternatively, the SPIF bit is cleared by first reading the  
SPI Status Register with SPIF set, then accessing the SPI Data Register (SPDR).  
• Bit 6 – WCOL: Write COLlision flag  
The WCOL bit is set if the SPI Data Register (SPDR) is written during a data transfer. The  
WCOL bit (and the SPIF bit) are cleared by first reading the SPI Status Register with WCOL set,  
and then accessing the SPI Data Register.  
• Bit 5..1 – Res: Reserved Bits  
These bits are reserved bits in the ATmega128 and will always read as zero.  
• Bit 0 – SPI2X: Double SPI Speed Bit  
When this bit is written logic one the SPI speed (SCK Frequency) will be doubled when the SPI  
is in Master mode (see Table 72). This means that the minimum SCK period will be 2 CPU clock  
periods. When the SPI is configured as Slave, the SPI is only guaranteed to work at fosc /4 or  
lower.  
The SPI interface on the ATmega128 is also used for program memory and EEPROM down-  
loading or uploading. See page 300 for SPI Serial Programming and verification.  
SPI Data Register –  
SPDR  
Bit  
7
6
5
4
3
2
1
0
MSB  
R/W  
X
LSB  
R/W  
X
SPDR  
Read/Write  
Initial Value  
R/W  
X
R/W  
X
R/W  
X
R/W  
X
R/W  
X
R/W  
X
Undefined  
The SPI Data Register is a Read/Write Register used for data transfer between the register file  
and the SPI Shift Register. Writing to the register initiates data transmission. Reading the regis-  
ter causes the Shift Register Receive buffer to be read.  
169  
2467P–AVR–08/07  
 复制成功!