欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第69页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第70页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第71页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第72页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第74页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第75页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第76页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第77页  
ATmega640/1280/1281/2560/2561  
Figure 13-3. Synchronization when Reading an Externally Applied Pin value  
SYSTEM CLK  
INSTRUCTIONS  
SYNC LATCH  
PINxn  
XXX  
XXX  
in r17, PINx  
0x00  
tpd, max  
0xFF  
r17  
tpd, min  
Consider the clock period starting shortly after the first falling edge of the system clock. The latch  
is closed when the clock is low, and goes transparent when the clock is high, as indicated by the  
shaded region of the “SYNC LATCH” signal. The signal value is latched when the system clock  
goes low. It is clocked into the PINxn Register at the succeeding positive clock edge. As indi-  
cated by the two arrows tpd,max and tpd,min, a single signal transition on the pin will be delayed  
between ½ and 1½ system clock period depending upon the time of assertion.  
When reading back a software assigned pin value, a nop instruction must be inserted as indi-  
cated in Figure 13-4. The out instruction sets the “SYNC LATCH” signal at the positive edge of  
the clock. In this case, the delay tpd through the synchronizer is 1 system clock period.  
Figure 13-4. Synchronization when Reading a Software Assigned Pin Value  
SYSTEM CLK  
0xFF  
r16  
out PORTx, r16  
nop  
in r17, PINx  
INSTRUCTIONS  
SYNC LATCH  
PINxn  
0x00  
tpd  
0xFF  
r17  
73  
2549L–AVR–08/07  
 复制成功!