欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第67页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第68页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第69页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第70页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第72页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第73页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第74页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第75页  
ATmega640/1280/1281/2560/2561  
Note that enabling the alternate function of some of the port pins does not affect the use of the  
other pins in the port as general digital I/O.  
13.2 Ports as General Digital I/O  
The ports are bi-directional I/O ports with optional internal pull-ups. Figure 13-2 shows a func-  
tional description of one I/O-port pin, here generically called Pxn.  
Figure 13-2. General Digital I/O(1)  
PUD  
Q
D
DDxn  
Q CLR  
WDx  
RDx  
RESET  
1
0
Q
D
Pxn  
PORTxn  
Q CLR  
RESET  
WPx  
WRx  
SLEEP  
RRx  
SYNCHRONIZER  
RPx  
D
Q
D
L
Q
Q
PINxn  
Q
clk I/O  
WDx:  
RDx:  
WRx:  
RRx:  
RPx:  
WPx:  
WRITE DDRx  
READ DDRx  
WRITE PORTx  
PUD:  
SLEEP:  
clkI/O  
PULLUP DISABLE  
SLEEP CONTROL  
I/O CLOCK  
:
READ PORTx REGISTER  
READ PORTx PIN  
WRITE PINx REGISTER  
Note:  
1. WRx, WPx, WDx, RRx, RPx, and RDx are common to all pins within the same port. clkI/O  
,
SLEEP, and PUD are common to all ports.  
13.2.1  
Configuring the Pin  
Each port pin consists of three register bits: DDxn, PORTxn, and PINxn. As shown in “Table 13-  
31 and Table 13-32 relates the alternate functions of Port L to the overriding signals shown in  
Figure 13-5 on page 76.” on page 99, the DDxn bits are accessed at the DDRx I/O address, the  
PORTxn bits at the PORTx I/O address, and the PINxn bits at the PINx I/O address.  
The DDxn bit in the DDRx Register selects the direction of this pin. If DDxn is written logic one,  
Pxn is configured as an output pin. If DDxn is written logic zero, Pxn is configured as an input  
pin.  
If PORTxn is written logic one when the pin is configured as an input pin, the pull-up resistor is  
activated. To switch the pull-up resistor off, PORTxn has to be written logic zero or the pin has to  
be configured as an output pin. The port pins are tri-stated when reset condition becomes active,  
even if no clocks are running.  
71  
2549L–AVR–08/07  
 复制成功!