欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第273页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第274页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第275页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第276页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第278页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第279页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第280页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第281页  
ATmega640/1280/1281/2560/2561  
single ended inputs to the ADC. A selection of ADC input pins can be selected as positive and  
negative inputs to the differential amplifier.  
If differential channels are selected, the voltage difference between the selected input channel  
pair then becomes the analog input to the ADC. If single ended channels are used, the amplifier  
is bypassed altogether.  
The ADC is enabled by setting the ADC Enable bit, ADEN in ADCSRA. Voltage reference and  
input channel selections will not go into effect until ADEN is set. The ADC does not consume  
power when ADEN is cleared, so it is recommended to switch off the ADC before entering power  
saving sleep modes.  
The ADC generates a 10-bit result which is presented in the ADC Data Registers, ADCH and  
ADCL. By default, the result is presented right adjusted, but can optionally be presented left  
adjusted by setting the ADLAR bit in ADMUX.  
If the result is left adjusted and no more than 8-bit precision is required, it is sufficient to read  
ADCH. Otherwise, ADCL must be read first, then ADCH, to ensure that the content of the Data  
Registers belongs to the same conversion. Once ADCL is read, ADC access to Data Registers  
is blocked. This means that if ADCL has been read, and a conversion completes before ADCH is  
read, neither register is updated and the result from the conversion is lost. When ADCH is read,  
ADC access to the ADCH and ADCL Registers is re-enabled.  
The ADC has its own interrupt which can be triggered when a conversion completes. When ADC  
access to the Data Registers is prohibited between reading of ADCH and ADCL, the interrupt  
will trigger even if the result is lost.  
26.3 Starting a Conversion  
A single conversion is started by writing a logical one to the ADC Start Conversion bit, ADSC.  
This bit stays high as long as the conversion is in progress and will be cleared by hardware  
when the conversion is completed. If a different data channel is selected while a conversion is in  
progress, the ADC will finish the current conversion before performing the channel change.  
Alternatively, a conversion can be triggered automatically by various sources. Auto Triggering is  
enabled by setting the ADC Auto Trigger Enable bit, ADATE in ADCSRA. The trigger source is  
selected by setting the ADC Trigger Select bits, ADTS in ADCSRB (See description of the ADTS  
bits for a list of the trigger sources). When a positive edge occurs on the selected trigger signal,  
the ADC prescaler is reset and a conversion is started. This provides a method of starting con-  
versions at fixed intervals. If the trigger signal still is set when the conversion completes, a new  
conversion will not be started. If another positive edge occurs on the trigger signal during con-  
version, the edge will be ignored. Note that an Interrupt Flag will be set even if the specific  
interrupt is disabled or the Global Interrupt Enable bit in SREG is cleared. A conversion can thus  
be triggered without causing an interrupt. However, the Interrupt Flag must be cleared in order to  
trigger a new conversion at the next interrupt event.  
277  
2549L–AVR–08/07  
 复制成功!