欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第248页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第249页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第250页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第251页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第253页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第254页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第255页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第256页  
24.7 Transmission Modes  
The TWI can operate in one of four major modes. These are named Master Transmitter (MT),  
Master Receiver (MR), Slave Transmitter (ST) and Slave Receiver (SR). Several of these  
modes can be used in the same application. As an example, the TWI can use MT mode to write  
data into a TWI EEPROM, MR mode to read the data back from the EEPROM. If other masters  
are present in the system, some of these might transmit data to the TWI, and then SR mode  
would be used. It is the application software that decides which modes are legal.  
The following sections describe each of these modes. Possible status codes are described  
along with figures detailing data transmission in each of the modes. These figures contain the  
following abbreviations:  
S: START condition  
Rs: REPEATED START condition  
R: Read bit (high level at SDA)  
W: Write bit (low level at SDA)  
A: Acknowledge bit (low level at SDA)  
A: Not acknowledge bit (high level at SDA)  
Data: 8-bit data byte  
P: STOP condition  
SLA: Slave Address  
In Figure 24-11 to Figure 24-17, circles are used to indicate that the TWINT Flag is set. The  
numbers in the circles show the status code held in TWSR, with the prescaler bits masked to  
zero. At these points, actions must be taken by the application to continue or complete the TWI  
transfer. The TWI transfer is suspended until the TWINT Flag is cleared by software.  
When the TWINT Flag is set, the status code in TWSR is used to determine the appropriate soft-  
ware action. For each status code, the required software action and details of the following serial  
transfer are given in Table 24-1 to Table 24-4. Note that the prescaler bits are masked to zero in  
these tables.  
24.7.1  
Master Transmitter Mode  
In the Master Transmitter mode, a number of data bytes are transmitted to a Slave Receiver  
(see Figure 24-10). In order to enter a Master mode, a START condition must be transmitted.  
The format of the following address packet determines whether Master Transmitter or Master  
Receiver mode is to be entered. If SLA+W is transmitted, MT mode is entered, if SLA+R is trans-  
mitted, MR mode is entered. All the status codes mentioned in this section assume that the  
prescaler bits are zero or are masked to zero.  
252  
ATmega640/1280/1281/2560/2561  
2549L–AVR–08/07  
 复制成功!