欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第245页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第246页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第247页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第248页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第250页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第251页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第252页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第253页  
ATmega640/1280/1281/2560/2561  
After the TWI has transmitted a START/REPEATED START condition.  
After the TWI has transmitted SLA+R/W.  
After the TWI has transmitted an address byte.  
After the TWI has lost arbitration.  
After the TWI has been addressed by own slave address or general call.  
After the TWI has received a data byte.  
After a STOP or REPEATED START has been received while still addressed as a Slave.  
When a bus error has occurred due to an illegal START or STOP condition.  
24.6 Using the TWI  
The AVR TWI is byte-oriented and interrupt based. Interrupts are issued after all bus events, like  
reception of a byte or transmission of a START condition. Because the TWI is interrupt-based,  
the application software is free to carry on other operations during a TWI byte transfer. Note that  
the TWI Interrupt Enable (TWIE) bit in TWCR together with the Global Interrupt Enable bit in  
SREG allow the application to decide whether or not assertion of the TWINT Flag should gener-  
ate an interrupt request. If the TWIE bit is cleared, the application must poll the TWINT Flag in  
order to detect actions on the TWI bus.  
When the TWINT Flag is asserted, the TWI has finished an operation and awaits application  
response. In this case, the TWI Status Register (TWSR) contains a value indicating the current  
state of the TWI bus. The application software can then decide how the TWI should behave in  
the next TWI bus cycle by manipulating the TWCR and TWDR Registers.  
Figure 24-9 is a simple example of how the application can interface to the TWI hardware. In this  
example, a Master wishes to transmit a single data byte to a Slave. This description is quite  
abstract, a more detailed explanation follows later in this section. A simple code example imple-  
menting the desired behavior is also presented.  
Figure 24-9. Interfacing the Application to the TWI in a Typical Transmission  
3. Check TWSR to see if START was  
sent. Application loads SLA+W into  
TWDR, and loads appropriate control  
signals into TWCR, makin sure that  
TWINT is written to one,  
5. Check TWSR to see if SLA+W was  
sent and ACK received.  
Application loads data into TWDR, and  
loads appropriate control signals into  
TWCR, making sure that TWINT is  
written to one  
1. Application  
writes to TWCR to  
initiate  
transmission of  
START  
7. Check TWSR to see if data was sent  
and ACK received.  
Application loads appropriate control  
signals to send STOP into TWCR,  
making sure that TWINT is written to one  
and TWSTA is written to zero.  
TWI bus START  
SLA+W  
A
Data  
A
STOP  
Indicates  
TWINT set  
4. TWINT set.  
Status code indicates  
SLA+W sent, ACK  
received  
2. TWINT set.  
Status code indicates  
START condition sent  
6. TWINT set.  
Status code indicates  
data sent, ACK received  
1. The first step in a TWI transmission is to transmit a START condition. This is done by  
writing a specific value into TWCR, instructing the TWI hardware to transmit a START  
condition. Which value to write is described later on. However, it is important that the  
TWINT bit is set in the value written. Writing a one to TWINT clears the flag. The TWI will  
249  
2549L–AVR–08/07  
 复制成功!