欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第122页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第123页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第124页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第125页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第127页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第128页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第129页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第130页  
feature is similar to the OC0A toggle in CTC mode, except the double buffer feature of the Out-  
put Compare unit is enabled in the fast PWM mode.  
16.7.4  
Phase Correct PWM Mode  
The phase correct PWM mode (WGM02:0 = 1 or 5) provides a high resolution phase correct  
PWM waveform generation option. The phase correct PWM mode is based on a dual-slope  
operation. The counter counts repeatedly from BOTTOM to TOP and then from TOP to BOT-  
TOM. TOP is defined as 0xFF when WGM2:0 = 1, and OCR0A when WGM2:0 = 5. In non-  
inverting Compare Output mode, the Output Compare (OC0x) is cleared on the Compare Match  
between TCNT0 and OCR0x while upcounting, and set on the Compare Match while down-  
counting. In inverting Output Compare mode, the operation is inverted. The dual-slope operation  
has lower maximum operation frequency than single slope operation. However, due to the sym-  
metric feature of the dual-slope PWM modes, these modes are preferred for motor control  
applications.  
In phase correct PWM mode the counter is incremented until the counter value matches TOP.  
When the counter reaches TOP, it changes the count direction. The TCNT0 value will be equal  
to TOP for one timer clock cycle. The timing diagram for the phase correct PWM mode is shown  
on Figure 16-7. The TCNT0 value is in the timing diagram shown as a histogram for illustrating  
the dual-slope operation. The diagram includes non-inverted and inverted PWM outputs. The  
small horizontal line marks on the TCNT0 slopes represent Compare Matches between OCR0x  
and TCNT0.  
Figure 16-7. Phase Correct PWM Mode, Timing Diagram  
OCnx Interrupt Flag Set  
OCRnx Update  
TOVn Interrupt Flag Set  
TCNTn  
(COMnx1:0 = 2)  
OCnx  
(COMnx1:0 = 3)  
OCnx  
1
2
3
Period  
The Timer/Counter Overflow Flag (TOV0) is set each time the counter reaches BOTTOM. The  
Interrupt Flag can be used to generate an interrupt each time the counter reaches the BOTTOM  
value.  
In phase correct PWM mode, the compare unit allows generation of PWM waveforms on the  
OC0x pins. Setting the COM0x1:0 bits to two will produce a non-inverted PWM. An inverted  
PWM output can be generated by setting the COM0x1:0 to three: Setting the COM0A0 bits to  
126  
ATmega640/1280/1281/2560/2561  
2549L–AVR–08/07  
 复制成功!