欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT90PWM3B-16SU 参数 Datasheet PDF下载

AT90PWM3B-16SU图片预览
型号: AT90PWM3B-16SU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有8K字节的系统内可编程闪存 [8-bit Microcontroller with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 361 页 / 6022 K
品牌: ATMEL [ ATMEL ]
 浏览型号AT90PWM3B-16SU的Datasheet PDF文件第290页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第291页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第292页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第293页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第295页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第296页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第297页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第298页  
Figure 25-10. Serial Programming and Verify(1)  
+1.8 - 5.5V  
VCC  
+1.8 - 5.5V(2)  
MOSI_A  
MISO_A  
AVCC  
SCK_A  
XTAL1  
RESET  
GND  
Notes: 1. If the device is clocked by the internal Oscillator, it is no need to connect a clock source to the  
XTAL1 pin.  
2. VCC - 0.3V < AVCC < VCC + 0.3V, however, AVCC should always be within 1.8 - 5.5V  
When programming the EEPROM, an auto-erase cycle is built into the self-timed programming  
operation (in the Serial mode ONLY) and there is no need to first execute the Chip Erase  
instruction. The Chip Erase operation turns the content of every memory location in both the  
Program and EEPROM arrays into 0xFF.  
Depending on CKSEL Fuses, a valid clock must be present. The minimum low and high periods  
for the serial clock (SCK) input are defined as follows:  
Low:> 2 CPU clock cycles for fck < 12 MHz, 3 CPU clock cycles for fck >= 12 MHz  
High:> 2 CPU clock cycles for fck < 12 MHz, 3 CPU clock cycles for fck >= 12 MHz  
25.9.1  
Serial Programming Algorithm  
When writing serial data to the AT90PWM2/2B/3/3B, data is clocked on the rising edge of SCK.  
When reading data from the AT90PWM2/2B/3/3B, data is clocked on the falling edge of SCK.  
See Figure 25-11 for timing details.  
To program and verify the AT90PWM2/2B/3/3B in the serial programming mode, the following  
sequence is recommended (See four byte instruction formats in Table 25-16):  
1. Power-up sequence:  
Apply power between VCC and GND while RESET and SCK are set to “0”. In some sys-  
tems, the programmer can not guarantee that SCK is held low during power-up. In this  
case, RESET must be given a positive pulse of at least two CPU clock cycles duration  
after SCK has been set to “0”.  
2. Wait for at least 20 ms and enable serial programming by sending the Programming  
Enable serial instruction to pin MOSI.  
3. The serial programming instructions will not work if the communication is out of synchro-  
nization. When in sync. the second byte (0x53), will echo back when issuing the third  
byte of the Programming Enable instruction. Whether the echo is correct or not, all four  
bytes of the instruction must be transmitted. If the 0x53 did not echo back, give RESET a  
positive pulse and issue a new Programming Enable command.  
4. The Flash is programmed one page at a time. The memory page is loaded one byte at a  
time by supplying the 6 LSB of the address and data together with the Load Program  
294  
AT90PWM2/3/2B/3B  
4317J–AVR–08/10  
 复制成功!