欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT89S52-33AC 参数 Datasheet PDF下载

AT89S52-33AC图片预览
型号: AT89S52-33AC
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有8K字节的系统内可编程闪存 [8-bit Microcontroller with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 30 页 / 231 K
品牌: ATMEL [ ATMEL ]
 浏览型号AT89S52-33AC的Datasheet PDF文件第6页浏览型号AT89S52-33AC的Datasheet PDF文件第7页浏览型号AT89S52-33AC的Datasheet PDF文件第8页浏览型号AT89S52-33AC的Datasheet PDF文件第9页浏览型号AT89S52-33AC的Datasheet PDF文件第11页浏览型号AT89S52-33AC的Datasheet PDF文件第12页浏览型号AT89S52-33AC的Datasheet PDF文件第13页浏览型号AT89S52-33AC的Datasheet PDF文件第14页  
In the Counter function, the register is incremented in  
response to a 1-to-0 transition at its corresponding external  
input pin, T2. In this function, the external input is sampled  
during S5P2 of every machine cycle. When the samples  
show a high in one cycle and a low in the next cycle, the  
count is incremented. The new count value appears in the  
register during S3P1 of the cycle following the one in which  
the transition was detected. Since two machine cycles (24  
oscillator periods) are required to recognize a 1-to-0 transi-  
tion, the maximum count rate is 1/24 of the oscillator fre-  
quency. To ensure that a given level is sampled at least  
once before it changes, the level should be held for at least  
one full machine cycle.  
This bit can then be used to generate an interrupt. If  
EXEN2 = 1, Timer 2 performs the same operation, but a 1-  
to-0 transition at external input T2EX also causes the  
current value in TH2 and TL2 to be captured into RCAP2H  
and RCAP2L, respectively. In addition, the transition at  
T2EX causes bit EXF2 in T2CON to be set. The EXF2 bit,  
like TF2, can generate an interrupt. The capture mode is  
illustrated in Figure 5.  
Auto-reload (Up or Down Counter)  
Timer 2 can be programmed to count up or down when  
configured in its 16-bit auto-reload mode. This feature is  
invoked by the DCEN (Down Counter Enable) bit located in  
the SFR T2MOD (see Table 4). Upon reset, the DCEN bit  
is set to 0 so that timer 2 will default to count up. When  
DCEN is set, Timer 2 can count up or down, depending on  
the value of the T2EX pin.  
Capture Mode  
In the capture mode, two options are selected by bit  
EXEN2 in T2CON. If EXEN2 = 0, Timer 2 is a 16-bit timer  
or counter which upon overflow sets bit TF2 in T2CON.  
Figure 5. Timer in Capture Mode  
÷12  
OSC  
C/T2 = 0  
C/T2 = 1  
TH2  
TL2  
TF2  
OVERFLOW  
CONTROL  
TR2  
CAPTURE  
T2 PIN  
RCAP2H RCAP2L  
EXF2  
TRANSITION  
DETECTOR  
TIMER 2  
INTERRUPT  
T2EX PIN  
CONTROL  
EXEN2  
Figure 6 shows Timer 2 automatically counting up when  
DCEN=0. In this mode, two options are selected by bit  
EXEN2 in T2CON. If EXEN2 = 0, Timer 2 counts up to  
0FFFFH and then sets the TF2 bit upon overflow. The  
overflow also causes the timer registers to be reloaded with  
the 16-bit value in RCAP2H and RCAP2L. The values in  
Timer in Capture ModeRCAP2H and RCAP2L are preset  
by software. If EXEN2 = 1, a 16-bit reload can be triggered  
either by an overflow or by a 1-to-0 transition at external  
input T2EX. This transition also sets the EXF2 bit. Both the  
TF2 and EXF2 bits can generate an interrupt if enabled.  
the direction of the count. A logic 1 at T2EX makes Timer 2  
count up. The timer will overflow at 0FFFFH and set the  
TF2 bit. This overflow also causes the 16-bit value in  
RCAP2H and RCAP2L to be reloaded into the timer regis-  
ters, TH2 and TL2, respectively.  
A logic 0 at T2EX makes Timer 2 count down. The timer  
underflows when TH2 and TL2 equal the values stored in  
RCAP2H and RCAP2L. The underflow sets the TF2 bit and  
causes 0FFFFH to be reloaded into the timer registers.  
The EXF2 bit toggles whenever Timer 2 overflows or  
underflows and can be used as a 17th bit of resolution. In  
this operating mode, EXF2 does not flag an interrupt.  
Setting the DCEN bit enables Timer 2 to count up or down,  
as shown in Figure 6. In this mode, the T2EX pin controls  
AT89S52  
10  
 复制成功!