欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT45DB161D-SU-2.5 参数 Datasheet PDF下载

AT45DB161D-SU-2.5图片预览
型号: AT45DB161D-SU-2.5
PDF下载: 下载PDF文件 查看货源
内容描述: 16兆位2.5伏或2.7伏的DataFlash [16-megabit 2.5-volt or 2.7-volt DataFlash]
分类和应用:
文件页数/大小: 56 页 / 1811 K
品牌: ATMEL [ ATMEL CORPORATION ]
 浏览型号AT45DB161D-SU-2.5的Datasheet PDF文件第28页浏览型号AT45DB161D-SU-2.5的Datasheet PDF文件第29页浏览型号AT45DB161D-SU-2.5的Datasheet PDF文件第30页浏览型号AT45DB161D-SU-2.5的Datasheet PDF文件第31页浏览型号AT45DB161D-SU-2.5的Datasheet PDF文件第33页浏览型号AT45DB161D-SU-2.5的Datasheet PDF文件第34页浏览型号AT45DB161D-SU-2.5的Datasheet PDF文件第35页浏览型号AT45DB161D-SU-2.5的Datasheet PDF文件第36页  
16. Power-on/Reset State
When power is first applied to the device, or when recovering from a reset condition, the device
will default to Mode 3. In addition, the output pin (SO) will be in a high impedance state, and a
high-to-low transition on the CS pin will be required to start a valid instruction. The mode (Mode
3 or Mode 0) will be automatically selected on every falling edge of CS by sampling the inactive
clock state.
16.1
Initial Power-up/Reset Timing Restrictions
At power up, the device must not be selected until the supply voltage reaches the V
CC
(min.) and
further delay of t
VCSL
. During power-up, the internal Power-on Reset circuitry keeps the device in
reset mode until the V
CC
rises above the Power-on Reset threshold value (V
POR
). At this time, all
operations are disabled and the device does not respond to any commands. After power up is
applied and the V
CC
is at the minimum operating voltage V
CC
(min.), the t
VCSL
delay is required
before the device can be selected in order to perform a read operation.
Similarly, the t
PUW
delay is required after the V
CC
rises above the Power-on Reset threshold
value (V
POR
) before the device can perform a write (Program or Erase) operation. After initial
power-up, the device will default in Standby mode.
Symbol
t
VCSL
t
PUW
V
POR
Parameter
V
CC
(min.) to Chip Select low
Power-Up Device Delay before Write Allowed
Power-ON Reset Voltage
1.5
Min
70
20
2.5
Typ
Max
Units
µs
ms
V
17. System Considerations
The RapidS serial interface is controlled by the clock SCK, serial input SI and chip select CS
pins. These signals must rise and fall monotonically and be free from noise. Excessive noise or
ringing on these pins can be misinterpreted as multiple edges and cause improper operation of
the device. The PC board traces must be kept to a minimum distance or appropriately termi-
nated to ensure proper operation. If necessary, decoupling capacitors can be added on these
pins to provide filtering against noise glitches.
As system complexity continues to increase, voltage regulation is becoming more important. A
key element of any voltage regulation scheme is its current sourcing capability. Like all Flash
memories, the peak current for DataFlash occur during the programming and erase operation.
The regulator needs to supply this peak current requirement. An under specified regulator can
cause current starvation. Besides increasing system noise, current starvation during program-
ming or erase can lead to improper operation and possible data corruption.
32
AT45DB161D
3500M–DFLASH–04/09