欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB82-16MU 参数 Datasheet PDF下载

90USB82-16MU图片预览
型号: 90USB82-16MU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8 / 16K字节 [8-bit Microcontroller with 8/16K Bytes of ISP Flash]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 306 页 / 2299 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB82-16MU的Datasheet PDF文件第32页浏览型号90USB82-16MU的Datasheet PDF文件第33页浏览型号90USB82-16MU的Datasheet PDF文件第34页浏览型号90USB82-16MU的Datasheet PDF文件第35页浏览型号90USB82-16MU的Datasheet PDF文件第37页浏览型号90USB82-16MU的Datasheet PDF文件第38页浏览型号90USB82-16MU的Datasheet PDF文件第39页浏览型号90USB82-16MU的Datasheet PDF文件第40页  
“0011”, giving a division factor of 8 at start up. This feature should be used if the selected clock  
source has a higher frequency than the maximum frequency of the device at the present operat-  
ing conditions. Note that any value can be written to the CLKPS bits regardless of the CKDIV8  
Fuse setting. The Application software must ensure that a sufficient division factor is chosen if  
the selected clock source has a higher frequency than the maximum frequency of the device at  
the present operating conditions. The device is shipped with the CKDIV8 Fuse programmed.  
Table 6-9.  
Clock Prescaler Select  
CLKPS3  
CLKPS2  
CLKPS1  
CLKPS0  
Clock Division Factor  
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
1
2
4
8
16  
32  
64  
128  
256  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
6.9  
PLL  
The PLL is used to generate internal high frequency (48 MHz) clock for USB interface, the PLL  
input is generated from an external low-frequency (the crystal oscillator or external clock input  
pin from XTAL1).  
6.9.1  
Internal PLL for USB interface  
The internal PLL in AT90USB82/162 generates a clock frequency that is 6x multiplied from nom-  
inally 8 MHz input. The source of the 8 MHz PLL input clock is the output of the internal PLL  
clock prescaler that generates the 8 MHz.  
36  
AT90USB82/162  
7707D–AVR–07/08  
 复制成功!