欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB82-16MU 参数 Datasheet PDF下载

90USB82-16MU图片预览
型号: 90USB82-16MU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8 / 16K字节 [8-bit Microcontroller with 8/16K Bytes of ISP Flash]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 306 页 / 2299 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB82-16MU的Datasheet PDF文件第200页浏览型号90USB82-16MU的Datasheet PDF文件第201页浏览型号90USB82-16MU的Datasheet PDF文件第202页浏览型号90USB82-16MU的Datasheet PDF文件第203页浏览型号90USB82-16MU的Datasheet PDF文件第205页浏览型号90USB82-16MU的Datasheet PDF文件第206页浏览型号90USB82-16MU的Datasheet PDF文件第207页浏览型号90USB82-16MU的Datasheet PDF文件第208页  
• The CPU can free the bank by clearing FIFOCON when all the data is read, that is:  
• after “N” read of UEDATX,  
• as soon as RWAL is cleared by hardware.  
If the endpoint uses 2 banks, the second one can be filled by the HOST while the current one is  
being read by the CPU. Then, when the CPU clear FIFOCON, the next bank may be already  
ready and RXOUTI is set immediately.  
20.14 IN endpoint management  
IN packets are sent by the USB device controller, upon an IN request from the host. All the data  
can be written by the CPU, which acknowledge or not the bank when it is full.Overview  
The Endpoint must be configured first.  
20.14.0.1  
“Manual” mode  
The TXINI bit is set by hardware when the current bank becomes free. This triggers an interrupt  
if the TXINE bit is set. The FIFOCON bit is set at the same time. The CPU writes into the FIFO  
and clears the FIFOCON bit to allow the USB controller to send the data. If the IN Endpoint is  
composed of multiple banks, this also switches to the next data bank. The TXINI and FIFOCON  
bits are automatically updated by hardware regarding the status of the next bank.  
TXINI shall always be cleared before clearing FIFOCON.  
204  
AT90USB82/162  
7707D–AVR–07/08  
 复制成功!