欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB82-16MU 参数 Datasheet PDF下载

90USB82-16MU图片预览
型号: 90USB82-16MU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8 / 16K字节 [8-bit Microcontroller with 8/16K Bytes of ISP Flash]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 306 页 / 2299 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB82-16MU的Datasheet PDF文件第144页浏览型号90USB82-16MU的Datasheet PDF文件第145页浏览型号90USB82-16MU的Datasheet PDF文件第146页浏览型号90USB82-16MU的Datasheet PDF文件第147页浏览型号90USB82-16MU的Datasheet PDF文件第149页浏览型号90USB82-16MU的Datasheet PDF文件第150页浏览型号90USB82-16MU的Datasheet PDF文件第151页浏览型号90USB82-16MU的Datasheet PDF文件第152页  
for the XCKn pin (DDR_XCKn) controls whether the clock source is internal (Master mode) or  
external (Slave mode). The XCKn pin is only active when using synchronous mode.  
Figure 17-2 shows a block diagram of the clock generation logic.  
Figure 17-2. Clock Generation Logic, Block Diagram  
UBRR  
U2X  
fosc  
UBRR+1  
Prescaling  
Down-Counter  
/2  
/4  
/2  
0
1
0
1
OSC  
txclk  
UMSEL  
rxclk  
DDR_XCK  
Sync  
Register  
Edge  
Detector  
xcki  
0
1
XCK  
Pin  
xcko  
DDR_XCK  
UCPOL  
1
0
Signal description:  
txclk  
Transmitter clock (Internal Signal).  
Receiver base clock (Internal Signal).  
rxclk  
xcki  
Input from XCK pin (internal Signal). Used for synchronous slave  
operation.  
xcko  
fOSC  
Clock output to XCK pin (Internal Signal). Used for synchronous master  
operation.  
XTAL pin frequency (System Clock).  
17.2.1  
Internal Clock Generation – The Baud Rate Generator  
Internal clock generation is used for the asynchronous and the synchronous master modes of  
operation. The description in this section refers to Figure 17-2.  
The USART Baud Rate Register (UBRRn) and the down-counter connected to it function as a  
programmable prescaler or baud rate generator. The down-counter, running at system clock  
(fosc), is loaded with the UBRRn value each time the counter has counted down to zero or when  
the UBRRLn Register is written. A clock is generated each time the counter reaches zero. This  
clock is the baud rate generator clock output (= fosc/(UBRRn+1)). The Transmitter divides the  
baud rate generator clock output by 2, 8 or 16 depending on mode. The baud rate generator out-  
put is used directly by the Receiver’s clock and data recovery units. However, the recovery units  
use a state machine that uses 2, 8 or 16 states depending on mode set by the state of the  
UMSELn, U2Xn and DDR_XCKn bits.  
148  
AT90USB82/162  
7707D–AVR–07/08  
 复制成功!