欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB1287-16AU 参数 Datasheet PDF下载

90USB1287-16AU图片预览
型号: 90USB1287-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机具有ISP功能的Flash和USB控制器64 / 128K字节 [Microcontroller with 64/128K Bytes of ISP Flash and USB Controller]
分类和应用: 微控制器
文件页数/大小: 434 页 / 3172 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB1287-16AU的Datasheet PDF文件第95页浏览型号90USB1287-16AU的Datasheet PDF文件第96页浏览型号90USB1287-16AU的Datasheet PDF文件第97页浏览型号90USB1287-16AU的Datasheet PDF文件第98页浏览型号90USB1287-16AU的Datasheet PDF文件第100页浏览型号90USB1287-16AU的Datasheet PDF文件第101页浏览型号90USB1287-16AU的Datasheet PDF文件第102页浏览型号90USB1287-16AU的Datasheet PDF文件第103页  
AT90USB64/128  
12. Timer/Counter0, Timer/Counter1, and Timer/Counter3 Prescalers  
Timer/Counter0, 1, and 3 share the same prescaler module, but the Timer/Counters can have  
different prescaler settings. The description below applies to all Timer/Counters. Tn is used as a  
general name, n = 0, 1 or 3.  
12.1 Internal Clock Source  
The Timer/Counter can be clocked directly by the system clock (by setting the CSn2:0 = 1). This  
provides the fastest operation, with a maximum Timer/Counter clock frequency equal to system  
clock frequency (fCLK_I/O). Alternatively, one of four taps from the prescaler can be used as a  
clock source. The prescaled clock has a frequency of either fCLK_I/O/8, fCLK_I/O/64, fCLK_I/O/256, or  
fCLK_I/O/1024.  
12.2 Prescaler Reset  
The prescaler is free running, i.e., operates independently of the Clock Select logic of the  
Timer/Counter, and it is shared by the Timer/Counter Tn. Since the prescaler is not affected by  
the Timer/Counter’s clock select, the state of the prescaler will have implications for situations  
where a prescaled clock is used. One example of prescaling artifacts occurs when the timer is  
enabled and clocked by the prescaler (6 > CSn2:0 > 1). The number of system clock cycles from  
when the timer is enabled to the first count occurs can be from 1 to N+1 system clock cycles,  
where N equals the prescaler divisor (8, 64, 256, or 1024).  
It is possible to use the prescaler reset for synchronizing the Timer/Counter to program execu-  
tion. However, care must be taken if the other Timer/Counter that shares the same prescaler  
also uses prescaling. A prescaler reset will affect the prescaler period for all Timer/Counters it is  
connected to.  
12.3 External Clock Source  
An external clock source applied to the Tn pin can be used as Timer/Counter clock (clkTn). The  
Tn pin is sampled once every system clock cycle by the pin synchronization logic. The synchro-  
nized (sampled) signal is then passed through the edge detector. Figure 1 shows a functional  
equivalent block diagram of the Tn synchronization and edge detector logic. The registers are  
clocked at the positive edge of the internal system clock (clkI/O). The latch is transparent in the  
high period of the internal system clock.  
The edge detector generates one clkTn pulse for each positive (CSn2:0 = 7) or negative (CSn2:0  
= 6) edge it detects.  
Figure 1. Tn/T0 Pin Sampling  
Tn_sync  
(To Clock  
Tn  
D
Q
D
Q
D
Q
Select Logic)  
LE  
clkI/O  
Synchronization  
Edge Detector  
The synchronization and edge detector logic introduces a delay of 2.5 to 3.5 system clock cycles  
from an edge has been applied to the Tn pin to the counter is updated.  
Enabling and disabling of the clock input must be done when Tn has been stable for at least one  
system clock cycle, otherwise it is a risk that a false Timer/Counter clock pulse is generated.  
99  
7593A–AVR–02/06  
 复制成功!