欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB1287-16AU 参数 Datasheet PDF下载

90USB1287-16AU图片预览
型号: 90USB1287-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机具有ISP功能的Flash和USB控制器64 / 128K字节 [Microcontroller with 64/128K Bytes of ISP Flash and USB Controller]
分类和应用: 微控制器
文件页数/大小: 434 页 / 3172 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB1287-16AU的Datasheet PDF文件第378页浏览型号90USB1287-16AU的Datasheet PDF文件第379页浏览型号90USB1287-16AU的Datasheet PDF文件第380页浏览型号90USB1287-16AU的Datasheet PDF文件第381页浏览型号90USB1287-16AU的Datasheet PDF文件第383页浏览型号90USB1287-16AU的Datasheet PDF文件第384页浏览型号90USB1287-16AU的Datasheet PDF文件第385页浏览型号90USB1287-16AU的Datasheet PDF文件第386页  
Note:  
1. The timing requirements shown in Figure 29-7 (i.e., tDVXH, tXHXL, and tXLDX) also apply to read-  
ing operation.  
Table 29-13. Parallel Programming Characteristics, VCC = 5V ± 10%  
Symbol  
VPP  
Parameter  
Min  
Typ  
Max  
12.5  
250  
Units  
V
Programming Enable Voltage  
Programming Enable Current  
Data and Control Valid before XTAL1 High  
XTAL1 Low to XTAL1 High  
XTAL1 Pulse Width High  
11.5  
IPP  
μA  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
μs  
ms  
ms  
ns  
ns  
ns  
ns  
tDVXH  
tXLXH  
tXHXL  
tXLDX  
tXLWL  
tXLPH  
tPLXH  
tBVPH  
tPHPL  
tPLBX  
tWLBX  
tPLWL  
tBVWL  
tWLWH  
tWLRL  
tWLRH  
tWLRH_CE  
tXLOL  
tBVDV  
tOLDV  
tOHDZ  
67  
200  
150  
67  
0
Data and Control Hold after XTAL1 Low  
XTAL1 Low to WR Low  
XTAL1 Low to PAGEL high  
PAGEL low to XTAL1 high  
BS1 Valid before PAGEL High  
PAGEL Pulse Width High  
BS1 Hold after PAGEL Low  
BS2/1 Hold after WR Low  
PAGEL Low to WR Low  
0
150  
67  
150  
67  
67  
67  
67  
150  
0
BS2/1 Valid to WR Low  
WR Pulse Width Low  
WR Low to RDY/BSY Low  
WR Low to RDY/BSY High(1)  
WR Low to RDY/BSY High for Chip Erase(2)  
XTAL1 Low to OE Low  
1
4.5  
9
3.7  
7.5  
0
BS1 Valid to DATA valid  
0
250  
250  
250  
OE Low to DATA Valid  
OE High to DATA Tri-stated  
Notes: 1. tWLRH is valid for the Write Flash, Write EEPROM, Write Fuse bits and Write Lock bits  
commands.  
2.  
tWLRH_CE is valid for the Chip Erase command.  
29.7 Serial Downloading  
Both the Flash and EEPROM memory arrays can be programmed using a serial programming  
bus while RESET is pulled to GND. The serial programming interface consists of pins SCK, PDI  
(input) and PDO (output). After RESET is set low, the Programming Enable instruction needs to  
be executed first before program/erase operations can be executed. NOTE, in Table 29-14 on  
page 383, the pin mapping for serial programming is listed. Not all packages use the SPI pins  
dedicated for the internal Serial Peripheral Interface - SPI.  
382  
AT90USB64/128  
7593A–AVR–02/06  
 复制成功!