欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB1287-16AU 参数 Datasheet PDF下载

90USB1287-16AU图片预览
型号: 90USB1287-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机具有ISP功能的Flash和USB控制器64 / 128K字节 [Microcontroller with 64/128K Bytes of ISP Flash and USB Controller]
分类和应用: 微控制器
文件页数/大小: 434 页 / 3172 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB1287-16AU的Datasheet PDF文件第216页浏览型号90USB1287-16AU的Datasheet PDF文件第217页浏览型号90USB1287-16AU的Datasheet PDF文件第218页浏览型号90USB1287-16AU的Datasheet PDF文件第219页浏览型号90USB1287-16AU的Datasheet PDF文件第221页浏览型号90USB1287-16AU的Datasheet PDF文件第222页浏览型号90USB1287-16AU的Datasheet PDF文件第223页浏览型号90USB1287-16AU的Datasheet PDF文件第224页  
20.3.4  
Data Packet Format  
All data packets transmitted on the TWI bus are nine bits long, consisting of one data byte and  
an acknowledge bit. During a data transfer, the Master generates the clock and the START and  
STOP conditions, while the Receiver is responsible for acknowledging the reception. An  
Acknowledge (ACK) is signalled by the Receiver pulling the SDA line low during the ninth SCL  
cycle. If the Receiver leaves the SDA line high, a NACK is signalled. When the Receiver has  
received the last byte, or for some reason cannot receive any more bytes, it should inform the  
Transmitter by sending a NACK after the final byte. The MSB of the data byte is transmitted first.  
Figure 20-5. Data Packet Format  
Data MSB  
Data LSB  
ACK  
Aggregate  
SDA  
SDA from  
Transmitter  
SDA from  
Receiver  
SCL from  
Master  
1
2
7
8
9
STOP, REPEATED  
START or Next  
Data Byte  
SLA+R/W  
Data Byte  
20.3.5  
Combining Address and Data Packets into a Transmission  
A transmission basically consists of a START condition, a SLA+R/W, one or more data packets  
and a STOP condition. An empty message, consisting of a START followed by a STOP condi-  
tion, is illegal. Note that the Wired-ANDing of the SCL line can be used to implement  
handshaking between the Master and the Slave. The Slave can extend the SCL low period by  
pulling the SCL line low. This is useful if the clock speed set up by the Master is too fast for the  
Slave, or the Slave needs extra time for processing between the data transmissions. The Slave  
extending the SCL low period will not affect the SCL high period, which is determined by the  
Master. As a consequence, the Slave can reduce the TWI data transfer speed by prolonging the  
SCL duty cycle.  
Figure 20-6 shows a typical data transmission. Note that several data bytes can be transmitted  
between the SLA+R/W and the STOP condition, depending on the software protocol imple-  
mented by the application software.  
Figure 20-6. Typical Data Transmission  
Addr MSB  
Addr LSB R/W  
ACK  
Data MSB  
Data LSB ACK  
SDA  
SCL  
1
2
7
8
9
1
2
7
8
9
START  
SLA+R/W  
Data Byte  
STOP  
220  
AT90USB64/128  
7593A–AVR–02/06  
 复制成功!