欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB1287-16AU 参数 Datasheet PDF下载

90USB1287-16AU图片预览
型号: 90USB1287-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机具有ISP功能的Flash和USB控制器64 / 128K字节 [Microcontroller with 64/128K Bytes of ISP Flash and USB Controller]
分类和应用: 微控制器
文件页数/大小: 434 页 / 3172 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB1287-16AU的Datasheet PDF文件第179页浏览型号90USB1287-16AU的Datasheet PDF文件第180页浏览型号90USB1287-16AU的Datasheet PDF文件第181页浏览型号90USB1287-16AU的Datasheet PDF文件第182页浏览型号90USB1287-16AU的Datasheet PDF文件第184页浏览型号90USB1287-16AU的Datasheet PDF文件第185页浏览型号90USB1287-16AU的Datasheet PDF文件第186页浏览型号90USB1287-16AU的Datasheet PDF文件第187页  
AT90USB64/128  
Figure 18-1. USART Block Diagram(1)  
Clock Generator  
UBRR[H:L]  
OSC  
BAUD RATE GENERATOR  
SYNC LOGIC  
PIN  
XCK  
CONTROL  
Transmitter  
TX  
CONTROL  
UDR (Transmit)  
PARITY  
GENERATOR  
PIN  
TxD  
TRANSMIT SHIFT REGISTER  
CONTROL  
Receiver  
CLOCK  
RX  
RECOVERY  
CONTROL  
DATA  
RECOVERY  
PIN  
RxD  
RECEIVE SHIFT REGISTER  
CONTROL  
PARITY  
CHECKER  
UDR (Receive)  
UCSRA  
UCSRB  
UCSRC  
Note:  
1. See Figure 1-1 on page 3, Table 10-12 on page 85 and for USART pin placement.  
The dashed boxes in the block diagram separate the three main parts of the USART (listed from  
the top): Clock Generator, Transmitter and Receiver. Control Registers are shared by all units.  
The Clock Generation logic consists of synchronization logic for external clock input used by  
synchronous slave operation, and the baud rate generator. The XCKn (Transfer Clock) pin is  
only used by synchronous transfer mode. The Transmitter consists of a single write buffer, a  
serial Shift Register, Parity Generator and Control logic for handling different serial frame for-  
mats. The write buffer allows a continuous transfer of data without any delay between frames.  
The Receiver is the most complex part of the USART module due to its clock and data recovery  
units. The recovery units are used for asynchronous data reception. In addition to the recovery  
units, the Receiver includes a Parity Checker, Control logic, a Shift Register and a two level  
receive buffer (UDRn). The Receiver supports the same frame formats as the Transmitter, and  
can detect Frame Error, Data OverRun and Parity Errors.  
18.2 Clock Generation  
The Clock Generation logic generates the base clock for the Transmitter and Receiver. The  
USARTn supports four modes of clock operation: Normal asynchronous, Double Speed asyn-  
chronous, Master synchronous and Slave synchronous mode. The UMSELn bit in USART  
Control and Status Register C (UCSRnC) selects between asynchronous and synchronous  
operation. Double Speed (asynchronous mode only) is controlled by the U2Xn found in the  
UCSRnA Register. When using synchronous mode (UMSELn = 1), the Data Direction Register  
183  
7593A–AVR–02/06  
 复制成功!