欢迎访问ic37.com |
会员登录 免费注册
发布采购

AX88178 参数 Datasheet PDF下载

AX88178图片预览
型号: AX88178
PDF下载: 下载PDF文件 查看货源
内容描述: USB转10/100/1000千兆位以太网/ HomePNA的控制器 [USB to 10/100/1000 Gigabit Ethernet/HomePNA Controller]
分类和应用: 控制器以太网局域网(LAN)标准
文件页数/大小: 37 页 / 930 K
品牌: ASIX [ ASIX ELECTRONICS CORPORATION ]
 浏览型号AX88178的Datasheet PDF文件第5页浏览型号AX88178的Datasheet PDF文件第6页浏览型号AX88178的Datasheet PDF文件第7页浏览型号AX88178的Datasheet PDF文件第8页浏览型号AX88178的Datasheet PDF文件第10页浏览型号AX88178的Datasheet PDF文件第11页浏览型号AX88178的Datasheet PDF文件第12页浏览型号AX88178的Datasheet PDF文件第13页  
AX88178  
USB to 10/100/1000 Gigabit Ethernet/HomePNA Controller  
3.0 Function Description  
3.1 USB Core and Interface  
The USB core and interface contains an USB 2.0 transceiver, serial interface engine (SIE), USB bus protocol  
handshaking block, USB standard command, vendor command registers, logic for supporting bulk transfer, and interrupt  
transfer, etc. The USB interface is used to communicate with USB host controller and is compliant with USB  
specification V1.0, V1.1 and V2.0.  
3.2 Gigabit MAC Core  
The gigabit MAC core supports IEEE 802.3, 802.3u, and 802.3ab MAC sub-layer functions, such as basic MAC frame  
receive and transmit, CRC checking and generation, filtering, forwarding, flow-control in full-duplex mode, and  
collision-detection and handling in half-duplex mode, etc. It provides gigabit media-independent (GMII) and reduced  
gigabit media-independent (RGMII) interface for interfacing with Gigabit Ethernet PHY.  
3.3 Station Management (STA)  
The station management interface provides a simple, two-wire, serial interface to connect to a managed PHY device for  
the purposes of controlling the PHY and gathering status from the PHY. The station management interface allows  
communicating with multiple PHY devices at the same time by identifying the managed PHY with 5-bit, unique Phy ID.  
3.4 Memory Arbiter  
The memory arbiter block is responsible for storing received MAC frames into on-chip SRAM (packet buffer) and then  
forwarding to USB bus upon request from USB host via bulk in transfer. It also monitors packet buffer usage in  
full-duplex mode for triggering PAUSE frame transmission out on TX direction. The memory arbiter block is also  
responsible for storing MAC frames received from USB host via bulk out transfer and waiting to be transmitted out  
towards Ethernet network.  
3.5 USB to Ethernet Bridge  
The USB to Ethernet bridge block is responsible for converting Ethernet MAC frame into USB packets or vice-versa.  
This block supports proprietary burst transfer mechanism (submitted for US patent application) to offload software  
burden and to offer very high packet transfer throughput over USB bus.  
3.6 Serial EEPROM Loader  
The serial EEPROM loader is responsible for reading configuration data automatically from external serial EEPROM  
after power-on reset.  
3.7 General Purpose I/O  
There are 3 general purpose I/O pins provided by this ASIC.  
9
ASIX ELECTRONICS CORPORATION  
 
 复制成功!