欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM79C930VC/W 参数 Datasheet PDF下载

AM79C930VC/W图片预览
型号: AM79C930VC/W
PDF下载: 下载PDF文件 查看货源
内容描述: PCNET -Mobile的单芯片无线局域网媒体访问控制器 [PCnet-Mobile Single-Chip Wireless LAN Media Access Controller]
分类和应用: 个人通信控制器PCPCN无线无线局域网
文件页数/大小: 161 页 / 674 K
品牌: AMD [ AMD ]
 浏览型号AM79C930VC/W的Datasheet PDF文件第78页浏览型号AM79C930VC/W的Datasheet PDF文件第79页浏览型号AM79C930VC/W的Datasheet PDF文件第80页浏览型号AM79C930VC/W的Datasheet PDF文件第81页浏览型号AM79C930VC/W的Datasheet PDF文件第83页浏览型号AM79C930VC/W的Datasheet PDF文件第84页浏览型号AM79C930VC/W的Datasheet PDF文件第85页浏览型号AM79C930VC/W的Datasheet PDF文件第86页  
AMD  
P R E L I M I N A R Y  
MIR3: Power Down Length Count [15:8] (PDLC)  
This register is used to determine the length of power  
down cycles. Before execution of the power down se-  
quence, the 80188 core must load the PDLC counter.  
Upon execution of the power down sequence, the PDLC  
value will be counted down to zero and the power down  
cycle will end.  
Bit  
Name  
Reset Value  
Description  
0
PDLC[15:8]  
00h  
Middle 8 bits of the length of the power down counter. The resolu-  
tion of the power down length counter is in increments of PMX1/2  
periods. The nominal PMX1/2 crystal value is 32.768 kHz, resulting  
in a resolution of 31.25 µs.  
MIR4: Power Down Length Count [22:16] (PDLC)  
This register is used to determine the length of power  
down cycles. Before execution of the power down se-  
quence, the 80188 core must load the PDLC counter.  
Upon execution of the power down sequence, the PDLC  
value will be counted down to zero and the power down  
cycle will end.  
Bit  
Name  
Reset Value  
Description  
7
PERMAREST  
0
When set to a 1, this bit prevents the normal termination of the  
power down sequence, such that the PDLC and PUCT counts are  
ignored, and the power down mode is only exited when the  
PCMCIA PWRDWN bit is written with a 0, or when the SIR0  
DISPWDN bit is written with a 1.  
6:0  
PDLC[22:16]  
00h  
Upper 7 bits of the length of the power down counter. The resolution  
of the power down length counter is in increments of PMX1/2 peri-  
ods. The nominal PMX1/2 crystal value is 32.768 kHz, resulting in a  
resolution of 31.25 µs.  
MIR5: Free Count [7:0] (FCNT)  
This register is a read-only register. Do not write to this  
register or unexpected consequences will result.  
that uses the PMX1/2 clock as its basis. The free run-  
ning count is reset only when the reset pin is asserted.  
Timer resolution is 31.25 µs when PMX1/2 has a fre-  
quency of 32.768 kHz.  
Thisregistergivesthevalueofthelowestbyteofthefree  
running count. The free running count is a 24-bit counter  
Bit  
Name  
Reset Value  
Description  
Least significant byte of the free running count.  
7:0  
FCNT[7:0]  
00h  
MIR6: Free Count [15:8] (FCNT)  
Thisregistergivesthevalueofthelowestbyteofthefree  
running count. The free running count is a 24-bit counter  
that uses the 32 kHz clock as its basis. The free running  
count is reset only when the reset pin is asserted. Timer  
resolution is 31.25 µs when PMX1/2 has a frequency of  
32.768 kHz.  
Bit  
Name  
Reset Value  
Description  
7:0  
FCNT[15:8]  
00h  
Middle byte of the free running count.  
MIR7: Free Count [23:16] (FCNT)  
Thisregistergivesthevalueofthelowestbyteofthefree  
running count. The free running count is a 24-bit counter  
that uses the 32 kHz clock as its basis. The free running  
count is reset only when the reset pin is asserted. Timer  
resolution is 31.25 µs when PMX1/2 has a frequency of  
32.768 kHz.  
Bit  
Name  
Reset Value  
Description  
7:0  
FCNT[23:16]  
00h  
Most significant byte of the free running count.  
82  
Am79C930  
 复制成功!