欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM79C930VC/W 参数 Datasheet PDF下载

AM79C930VC/W图片预览
型号: AM79C930VC/W
PDF下载: 下载PDF文件 查看货源
内容描述: PCNET -Mobile的单芯片无线局域网媒体访问控制器 [PCnet-Mobile Single-Chip Wireless LAN Media Access Controller]
分类和应用: 个人通信控制器PCPCN无线无线局域网
文件页数/大小: 161 页 / 674 K
品牌: AMD [ AMD ]
 浏览型号AM79C930VC/W的Datasheet PDF文件第76页浏览型号AM79C930VC/W的Datasheet PDF文件第77页浏览型号AM79C930VC/W的Datasheet PDF文件第78页浏览型号AM79C930VC/W的Datasheet PDF文件第79页浏览型号AM79C930VC/W的Datasheet PDF文件第81页浏览型号AM79C930VC/W的Datasheet PDF文件第82页浏览型号AM79C930VC/W的Datasheet PDF文件第83页浏览型号AM79C930VC/W的Datasheet PDF文件第84页  
AMD  
P R E L I M I N A R Y  
SIR5: I/O Data Port B (IODPB)  
This register is a system interface I/O address alias of  
I/O Data Port A.  
Bit  
Name  
Reset Value  
Description  
7:0  
IODPB[7:0]  
Aliased to I/O Data Port A.  
SIR6: I/O Data Port C (IODPC)  
This register is a system interface I/O address alias of  
I/O Data Port A.  
Bit  
Name  
Reset Value  
Description  
7:0  
IODPC[7:0]  
Aliased to I/O Data Port A.  
SIR7: I/O Data Port D (IODPD)  
This register is a system interface I/O address alias of  
I/O Data Port A.  
Bit  
Name  
Reset Value  
Description  
7:0  
IODPD[7:0]  
Aliased to I/O Data Port A.  
MAC Interface Registers (MIR Space)  
The MAC Interface Unit Register (MIR) space contains  
16 registers which are used by the firmware to allow  
communication between the firmware (MAC layer) and  
the device driver. This register set also contains the  
power down registers. These registers are only accessi-  
ble through the 80188 core; they are inaccessible from  
the system interface.  
MIR0: Processor Interface Register (PIR)  
This register is used to communicate to and from the  
driver at the system interface.  
Bit  
Name  
Reset Value  
Description  
7
SIDA  
0
System Interface Direct Access. When SIDA is set to 1, then the  
system interface side of the BIU is in direct memory access mode,  
such that system interface access cycles will have direct access to  
the Am79C930 memory interface. This mode should only be in-  
voked if the 80188 will be placed into HALT mode by an appropriate  
instruction within the 80188 firmware during the time that SIDA is  
set to 1. When SIDA is reset to 0, then system interface accesses to  
the Am79C930 memory interface will be translated by the internal  
BIU arbitration state machine.  
6
5
ECMRMS  
SPDREQ  
0
0
Embedded Controller Memory Resource Mapping Scheme. When  
ECMRMS is set to 1, the top 96K of Flash memory is mapped to  
80188 memory locations 8000h to 1FFFFh. All of Flash memory is  
still available at the “normal” locations E0000h to FFFFFh. When  
ECMRMS is reset to 0, Flash memory is mapped only to locations  
E0000h to FFFFFh.  
System Power Down Request. SPDREQ will indicate a 1 when the  
device driver writes a 1 to the PCMCIA Power Down Request bit in  
the PCMCIA Card Configuration and Status Register or when the  
device driver writes a 1 to the SIR3 ISAPWRDWN bit. When  
SPDREQ is a 1, an interrupt to the 80188 will be generated.  
SPDREQ will become cleared when the 80188 core writes a 1  
to SPDREQ.  
80  
Am79C930  
 复制成功!