欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM29LV017D-120EC 参数 Datasheet PDF下载

AM29LV017D-120EC图片预览
型号: AM29LV017D-120EC
PDF下载: 下载PDF文件 查看货源
内容描述: 16兆位(2M ×8位) CMOS 3.0伏只统一部门快闪记忆体 [16 Megabit (2 M x 8-Bit) CMOS 3.0 Volt-only Uniform Sector Flash Memory]
分类和应用: 闪存内存集成电路光电二极管
文件页数/大小: 48 页 / 952 K
品牌: AMD [ AMD ]
 浏览型号AM29LV017D-120EC的Datasheet PDF文件第22页浏览型号AM29LV017D-120EC的Datasheet PDF文件第23页浏览型号AM29LV017D-120EC的Datasheet PDF文件第24页浏览型号AM29LV017D-120EC的Datasheet PDF文件第25页浏览型号AM29LV017D-120EC的Datasheet PDF文件第27页浏览型号AM29LV017D-120EC的Datasheet PDF文件第28页浏览型号AM29LV017D-120EC的Datasheet PDF文件第29页浏览型号AM29LV017D-120EC的Datasheet PDF文件第30页  
must write the reset command to return to reading  
array data.  
START  
The remaining scenario is that the system initially de-  
termines that the toggle bit is toggling and DQ5 has not  
gone high. The system may continue to monitor the  
toggle bit and DQ5 through successive read cycles, de-  
termining the status as described in the previous para-  
graph. Alternatively, it may choose to perform other  
system tasks. In this case, the system must start at the  
beginning of the algorithm when it returns to determine  
the status of the operation (top of Figure 6).  
Read DQ7–DQ0  
(Note 1)  
Read DQ7–DQ0  
Table 9 shows the outputs for Toggle Bit I on DQ6. Fig-  
ure 6 shows the toggle bit algorithm. Figure 18 in the  
“AC Characteristics” section shows the toggle bit timing  
diagrams. Figure 19 shows the differences between  
DQ2 and DQ6 in graphical form. See also the subsec-  
tion on DQ2: Toggle Bit II.  
No  
Toggle Bit  
= Toggle?  
Yes  
No  
DQ5 = 1?  
Yes  
(Notes  
1, 2)  
Read DQ7–DQ0  
Twice  
Toggle Bit  
= Toggle?  
No  
Yes  
Program/Erase  
Operation Not  
Complete, Write  
Reset Command  
Program/Erase  
Operation Complete  
Notes:  
1. Read toggle bit twice to determine whether or not it is  
toggling. See text.  
2. Recheck toggle bit because it may stop toggling as DQ5  
changes to “1”. See text.  
Figure 6. Toggle Bit Algorithm  
28  
Am29LV017D  
 复制成功!