欢迎访问ic37.com |
会员登录 免费注册
发布采购

S5935_07 参数 Datasheet PDF下载

S5935_07图片预览
型号: S5935_07
PDF下载: 下载PDF文件 查看货源
内容描述: PCI产品 [PCI Product]
分类和应用: PC
文件页数/大小: 204 页 / 3916 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号S5935_07的Datasheet PDF文件第5页浏览型号S5935_07的Datasheet PDF文件第6页浏览型号S5935_07的Datasheet PDF文件第7页浏览型号S5935_07的Datasheet PDF文件第8页浏览型号S5935_07的Datasheet PDF文件第10页浏览型号S5935_07的Datasheet PDF文件第11页浏览型号S5935_07的Datasheet PDF文件第12页浏览型号S5935_07的Datasheet PDF文件第13页  
Revision 1.02 – June 27, 2006  
S5935 – PCI Product  
Data Book  
LIST OF FIGURES  
Figure 1. S5935 Block Diagram ............................................................................................................................... 3  
Figure 2. ................................................................................................................................................................ 14  
Figure 3. ................................................................................................................................................................ 18  
Figure 4. ................................................................................................................................................................ 19  
Figure 5. ................................................................................................................................................................ 20  
Figure 6. S5933 Pin Assignment ........................................................................................................................... 21  
Figure 7. S5935 Signal Pins .................................................................................................................................. 23  
Figure 8. Vendor Identification Register ................................................................................................................. 34  
Figure 9. Device Identification Register ................................................................................................................. 35  
Figure 10. PCI Command Register ........................................................................................................................ 36  
Figure 11. PCI Status Register .............................................................................................................................. 38  
Figure 12. Revision Identification Register ............................................................................................................ 40  
Figure 13. .............................................................................................................................................................. 41  
Figure 14. Cache Line Size Register ..................................................................................................................... 45  
Figure 15. Latency Timer Register ......................................................................................................................... 46  
Figure 16. Header Type Register ........................................................................................................................... 47  
Figure 17. Built-In Self Test Register ..................................................................................................................... 48  
Figure 18. Base Address Register — Memory ....................................................................................................... 49  
Figure 19. Expansion ROM Base Address Register .............................................................................................. 53  
Figure 20. Interrupt Line Register .......................................................................................................................... 55  
Figure 21. Interrupt Pin Register ............................................................................................................................ 56  
Figure 22. Minimum Grant Register ....................................................................................................................... 57  
Figure 23. Maximum Latency Register .................................................................................................................. 58  
Figure 24. PCI Controlled Bus Master Write Address Register ............................................................................. 62  
Figure 25. PCI Controlled Bus Master Write Transfer Count Register ................................................................... 63  
Figure 26. PCI Controlled Bus Master Read Address Register ............................................................................. 64  
Figure 27. PCI Controlled Bus Master Read Transfer Count Register .................................................................. 65  
Figure 28. Mailbox Empty/Full Status Register ...................................................................................................... 66  
Figure 29. Interrupt Control/Status Register .......................................................................................................... 68  
Figure 30. FIFO Management and Endian Control Byte ........................................................................................ 69  
Figure 31. Bus Master Control/Status Register ..................................................................................................... 72  
Figure 32. Add-On Controlled Bus Master Write Address Register ....................................................................... 78  
Figure 33. Add-On Controlled Bus Master Read Address Register ....................................................................... 80  
Figure 34. Add-On Mailbox Empty/Full Status Register ......................................................................................... 81  
Figure 35. Add-On Interrupt Control/Status Register ............................................................................................. 83  
Figure 36. Add-On General Control/Status Register ............................................................................................. 86  
Figure 37. Add-On Controlled Bus Master Write Transfer Count Register ............................................................ 89  
Figure 38. Add-On Controlled Bus Master Read Transfer Count Register ............................................................ 90  
Figure 39. Serial Interface Definition of Start and Stop .......................................................................................... 94  
Figure 40. Serial Interface Clock/Data Relationship .............................................................................................. 94  
AMCC Confidential and Proprietary  
DS1527  
9
 复制成功!