欢迎访问ic37.com |
会员登录 免费注册
发布采购

S5335QF 参数 Datasheet PDF下载

S5335QF图片预览
型号: S5335QF
PDF下载: 下载PDF文件 查看货源
内容描述: PCI总线控制器, 3.3V [PCI Bus Controller, 3.3V]
分类和应用: 总线控制器PC
文件页数/大小: 189 页 / 2175 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号S5335QF的Datasheet PDF文件第17页浏览型号S5335QF的Datasheet PDF文件第18页浏览型号S5335QF的Datasheet PDF文件第19页浏览型号S5335QF的Datasheet PDF文件第20页浏览型号S5335QF的Datasheet PDF文件第22页浏览型号S5335QF的Datasheet PDF文件第23页浏览型号S5335QF的Datasheet PDF文件第24页浏览型号S5335QF的Datasheet PDF文件第25页  
Revision 5.01 – November 30, 2005  
S5335 – PCI Bus Controller, 3.3V  
Data Sheet  
Table 5. System Pins — PCI Local Bus  
Signal Type  
Description  
CLK  
in  
in  
Clock. The rising edge of this signal is the reference upon which all other signals are based, with the  
exception of RST# and the interrupt (IRQA#-). The maximum frequency for this signal is 33 MHz and the  
minimum is DC (0 Hz).  
RST#  
Reset. This signal is used to bring all other signals within this device to a known, consistent state. All PCI  
bus interface output signals are not driven (tri-stated), and open drain signals such as SERR# are floated.  
Table 6. Interface Control Pins — PCI Bus Signal  
Signal  
Type  
Description  
FRAME#  
s/t/s  
Frame. This signal is driven by the current bus master and identifies both the beginning and duration of  
a bus operation. When FRAME# is first asserted, it indicates that a bus transaction is beginning and  
that valid addresses and a corresponding bus command are present on the AD[31:00] and C/BE[3:0]  
lines. FRAME# remains asserted during the data transfer portion of a bus operation and is deasserted  
to signify the final data phase.  
IRDY#  
s/t/s  
s/t/s  
Initiator Ready. This signal is sourced by the bus master and indicates that the bus master is able to  
complete the current data phase of a bus transaction. For write operations, it indicates that valid data is  
on the AD[31:00] pins. Wait states occur until both TRDY# and IRDY# are asserted together.  
TRDY#  
Target Ready. This signal is sourced by the selected target and indicates that the target is able to com-  
plete the current data phase of a bus transaction. For read operations, it indicates that the target is pro-  
viding valid data on the AD[31:00] pins. Wait states occur until both TRDY# and IRDY# are asserted  
together.  
STOP#  
LOCK#  
IDSEL  
s/t/s  
in  
Stop. The Stop signal is sourced by the selected target and conveys a request to the bus master to stop  
the current transaction.  
Lock. The lock signal provides for the exclusive use of a resource. The S5335 may be locked as a tar-  
get by one master at a time. The S5335 cannot lock a target when it is a master.  
in  
Initialization Device Select. This pin is used as a chip select during configuration read or write opera-  
tions.  
DEVSEL#  
s/t/s  
Device Select. This signal is sourced by an active target upon decoding that its address and bus com-  
mands are valid. For bus masters, it indicates whether any device has decoded the current bus cycle.  
Table 7. Arbitration Pins (Bus Masters Only) — PCI Local Bus  
Signal Type Description  
REQ#  
out  
Request. This signal is sourced by an agent wishing to become the bus master. It is a point-to-point signal  
and each master has its own REQ#.  
GNT#  
in  
Grant. The GNT# signal is a dedicated, point-to-point signal provided to each potential bus master and sig-  
nifies that access to the bus has been granted.  
AMCC Confidential and Proprietary  
DS1657 21  
 复制成功!