欢迎访问ic37.com |
会员登录 免费注册
发布采购

S3018A/H2 参数 Datasheet PDF下载

S3018A/H2图片预览
型号: S3018A/H2
PDF下载: 下载PDF文件 查看货源
内容描述: [Receiver, 1-Func, PQFP52, PLASTIC, QFP-52]
分类和应用: ATM异步传输模式电信电信集成电路
文件页数/大小: 22 页 / 147 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号S3018A/H2的Datasheet PDF文件第4页浏览型号S3018A/H2的Datasheet PDF文件第5页浏览型号S3018A/H2的Datasheet PDF文件第6页浏览型号S3018A/H2的Datasheet PDF文件第7页浏览型号S3018A/H2的Datasheet PDF文件第9页浏览型号S3018A/H2的Datasheet PDF文件第10页浏览型号S3018A/H2的Datasheet PDF文件第11页浏览型号S3018A/H2的Datasheet PDF文件第12页  
S3017/S3018
SONET/SDH/ATM OC-12 TRANSMITTER AND RECEIVER
S3017 Pin Assignment and Descriptions
Pin Name
PIN7
PIN6
PIN5
PIN4
PIN3
PIN2
PIN1
PIN0
PICLK
Level
TTL
I/O
I
Pin #
33
31
30
29
23
22
20
19
12
Description
Parallel data input, a 77.76 Mbyte/sec word, aligned to the
PICLK parallel input clock. PIN7 is the most significant bit
(corresponding to the first bit transmitted). PIN0 is the least
significant bit (corresponding to the last bit transmitted). PIN(7-0)
is sampled on the rising edge of PICLK.
TTL
I
Parallel input clock, a 77.76 MHz nominally 50% duty cycle input
clock, to which PIN(7-0) is aligned. PICLK is used to transfer the
data on the PIN inputs into a holding register in the parallel-to-
serial converter. The rising edge of PICLK samples PIN(7-0).
Test clock enable signal, active high to enable the reference
clock to be used in place of the VCO for testing. Allows a means
of testing the functions of the chip without the use of the PLL.
Set low for normal operation.
Reference clock input used as the reference for the internal bit
clock frequency synthesizer.
Local loopback enables the LPDATO output when low and
TSCLKSEL is low. When LOCLPEN is high, the LPDATO output
is held in the inactive state to prevent interference between the
transmit and receive devices.
Reset input for the device, active low. During reset, PCLK does
not toggle.
Active high transmit clock select input which, when enabled,
directs the transmit serial clock through the LPDATOP/N output.
Test reset, used to reset portions of the clock recovery PLL
during production testing. Held low for normal operation.
Reference select, used to select the reference clock frequency.
Set low to select 77.76 MHz. Set high to select 19.44 MHz for
applications less demanding than SONET/SDH.
The loop filter capacitor is connected to these pins. The
capacitor value should be 0.01µf ±10% tolerance, X7R dielectric.
50 V is recommended (16 V is acceptable).
High-speed, source-terminated differential PECL. Serial output
data stream signals, normally connected to an optical transmitter
module.
TESTCLKEN
TTL
I
4
REFCKINP
REFCKINN
LOCLPEN
Diff.
PECL
TTL
I
49
48
8
I
RSTB
TTL
I
9
TSCLKSEL
TTL
I
35
TESTRST
TTL
I
11
REFSEL
TTL
I
7
CAP1
CAP2
SERDATOP
SERDATON
I
1
52
47
45
Diff.
PECL
O
8
December 10, 1999 / Revision B