欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC405GPR-3KB400Z 参数 Datasheet PDF下载

PPC405GPR-3KB400Z图片预览
型号: PPC405GPR-3KB400Z
PDF下载: 下载PDF文件 查看货源
内容描述: Power PC的405GPr嵌入式处理器 [Power PC 405GPr Embedded Processor]
分类和应用: PC
文件页数/大小: 57 页 / 1081 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第44页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第45页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第46页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第47页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第49页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第50页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第51页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第52页  
Revision 2.04 – September 7, 2007  
405GPr – Power PC 405GPr Embedded Processor  
Data Sheet  
I/O Specifications—Group 1 (Sheet 2 of 3)  
Notes:  
1. PCI timings are for operation up to 66.66MHz. PCI output hold time requirement is 1ns for 66.66MHz and 2ns for 33.33MHz.  
In synchronous mode, timing is relative to SysClk. In asynchronous mode, timing is relative to PCIClk.  
2. Ethernet interface meets timing requirements as defined by IEEE 802.3 standard.  
3. For PCI, I/O H is specified at 0.9OVDD and I/O L is specified at 0.1OVDD. For all other interfaces, I/O H is specified at 2.4 V  
and I/O L is specified at 0.4 V.  
Input (ns)  
Output (ns)  
Output Current (mA)  
Signal  
Clock  
Notes  
Setup Time Hold Time  
Valid Delay  
(TOV max)  
Hold Time  
(TOH min)  
I/O H  
(min)  
I/O L  
(min)  
(TIS min)  
(TIH min)  
Internal Peripheral Interface  
IICSCL  
na  
na  
na  
na  
na  
na  
na  
na  
na  
na  
na  
na  
na  
na  
15.3  
15.3  
10.3  
10.3  
10.3  
10.3  
10.3  
10.3  
10.3  
10.3  
10.2  
10.2  
7.1  
7.1  
7.1  
7.1  
7.1  
7.1  
7.1  
7.1  
IICSDA  
UART0_CTS  
UART0_DCD  
UART0_DSR  
UART0_DTR  
UART0_RI  
na  
na  
na  
na  
UART0_RTS  
UART0_Rx  
UART0_Tx  
UART1_RTS/  
UART1_DTR  
UART1_DSR/  
UART1_CTS  
UART1_Rx  
UART1_Tx  
UARTSerClk  
na  
na  
na  
na  
na  
na  
10.3  
na  
7.1  
na  
na  
na  
na  
na  
na  
10.3  
na  
na  
7.1  
na  
na  
na  
na  
na  
Interrupts Interface  
IRQ0:6[GPIO17:23]  
10.3  
7.1  
JTAG Interface  
TCK  
na  
na  
na  
na  
7.1  
na  
na  
async  
async  
async  
async  
async  
TDI  
TDO  
10.3  
na  
TMS  
TRST  
na  
System Interface  
GPIO1  
GPIO2  
GPIO3  
GPIO4  
GPIO5  
GPIO6  
GPIO7  
GPIO8  
GPIO9  
GPIO24  
10.3  
7.1  
Halt  
dc  
dc  
na  
na  
na  
10  
na  
na  
na  
na  
na  
1
na  
na  
na  
na  
async  
SysClk  
SysErr  
SysReset  
TestEn  
TmrClk  
10.3  
10.3  
na  
7.1  
7.1  
na  
async  
async  
async  
async  
dc  
dc  
dc  
dc  
na  
na  
na  
na  
48  
AMCC  
 复制成功!