Revision 1.10 - July 10, 2008
PPC405EXr – PowerPC 405EXr Embedded Processor
Preliminary Data Sheet
Figure 11. DDR SDRAM Memory Data and DQS
DQS
T
SD
MemData
T
HD
Table 27. I/O Timing—DDR SDRAM Read Timing T and T
SD
HD
1. TSD and THD are measured under worst case conditions.
2. Clock speed for the values in the table is 200MHz.
3. The time values in the table include 1/4 of a cycle at 200MHz (5ns x 0.25 = 1.25 ns).
4. To obtain adjusted T and T values for lower clock frequencies, subtract 0.75 ns from the values in the table and add 1/4
SD
HD
of the cycle time for the lower clock frequency (e.g., T
- 1.25 + 0.25T
).
SD
CYC
Read Data vs DQS Set up
Read Data vs DQS Hold
THD (ns)
Signal Names
MemData00:07
Reference Signal
TSD (ns)
DQS0
DQS1
DQS2
DQS3
DQS4
0.27
0.27
0.27
0.27
0.27
0.45
0.45
0.45
0.45
0.45
MemData08:15
MemData16:23
MemData24:31
ECC0:7
In the following example, the data strobes (DQS) and the data are shown to be coincident. There is actually a slight
skew as specified by the SDRAM specifications, and there can be additional skew due to loading and signal
routing. It is recommended that the signal length for all of the DQS signals be matched.
The following example shows the timing relationship between SDRAM DDR Data at the input pin and storing the
data in Stage 1.
68
AMCC Proprietary