欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC405EXR-NSD533T 参数 Datasheet PDF下载

PPC405EXR-NSD533T图片预览
型号: PPC405EXR-NSD533T
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microprocessor, 32-Bit, 533MHz, CMOS, PBGA388, 27 X 27 MM, ROHS COMPLIANT, PLASTIC, MS-034C, EBGA-388]
分类和应用: 时钟外围集成电路
文件页数/大小: 76 页 / 1242 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC405EXR-NSD533T的Datasheet PDF文件第51页浏览型号PPC405EXR-NSD533T的Datasheet PDF文件第52页浏览型号PPC405EXR-NSD533T的Datasheet PDF文件第53页浏览型号PPC405EXR-NSD533T的Datasheet PDF文件第54页浏览型号PPC405EXR-NSD533T的Datasheet PDF文件第56页浏览型号PPC405EXR-NSD533T的Datasheet PDF文件第57页浏览型号PPC405EXR-NSD533T的Datasheet PDF文件第58页浏览型号PPC405EXR-NSD533T的Datasheet PDF文件第59页  
Revision 1.23 - January 28, 2009  
PPC405EX – PowerPC 405EX Embedded Processor  
Data Sheet  
Figure 3. Clocking Waveform  
Note: SysClk and GMCRefClk are 2.5V (3.3V tolerant) signals. Rise time should be measured between 0.7V and 1.7V.  
1.7 (2.0) V  
1.25 (1.5) V  
0.7 (0.8) V  
T
T
CL  
CH  
T
C
Spread Spectrum Clocking  
Care must be taken if using a spread spectrum clock generator (SSCG) with the PPC405EX. This controller uses a  
PLL for clock generation inside the chip. The accuracy with which the PLL follows the SSCG is called tracking  
skew. The PLL bandwidth and phase angle determine how much tracking skew exists between the SSCG and the  
PLL for a given frequency deviation and modulation frequency. If using an SSCG with the PPC405EX the following  
conditions must be met:  
• The frequency deviation must not violate the minimum clock cycle time. Therefore, when operating the  
PPC405EX with one or more internal clocks at their maximum supported frequency, the SSCG can only lower  
the frequency.  
• The maximum frequency deviation must not exceed 3%, and the modulation frequency must not exceed  
40kHz. In some cases, on-board PPC405EX peripherals impose more stringent requirements (see Note 1).  
• Use the peripheral bus clock for logic that is synchronous to the peripheral bus because this clock tracks the  
modulation.  
Notes:  
1. The serial port baud rates are synchronous to the modulated clock. The serial port has a tolerance of  
approximately 1.5% on baud rate before framing errors begin to occur, assuming that the connected device is  
running at precise baud rates. If an external serial clock is used, baud rate is unaffected by the modulation.  
2. Ethernet operation is unaffected.  
3. IIC operation is unaffected.  
4. For PCI-E see the PCI Express I/O Specifications.  
Caution: The system designer must ensure that any SSCG used with the PPC405EX meets these requirements  
and does not adversely affect other aspects of the system.  
AMCC Proprietary  
55  
 复制成功!