欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPF6024AQC240-3N 参数 Datasheet PDF下载

EPF6024AQC240-3N图片预览
型号: EPF6024AQC240-3N
PDF下载: 下载PDF文件 查看货源
内容描述: 可编程逻辑器件系列 [Programmable Logic Device Family]
分类和应用: 可编程逻辑器件输入元件时钟
文件页数/大小: 52 页 / 405 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPF6024AQC240-3N的Datasheet PDF文件第3页浏览型号EPF6024AQC240-3N的Datasheet PDF文件第4页浏览型号EPF6024AQC240-3N的Datasheet PDF文件第5页浏览型号EPF6024AQC240-3N的Datasheet PDF文件第6页浏览型号EPF6024AQC240-3N的Datasheet PDF文件第8页浏览型号EPF6024AQC240-3N的Datasheet PDF文件第9页浏览型号EPF6024AQC240-3N的Datasheet PDF文件第10页浏览型号EPF6024AQC240-3N的Datasheet PDF文件第11页  
FLEX 6000 Programmable Logic Device Family Data Sheet  
The interleaved LAB structure—an innovative feature of the FLEX 6000  
architecture—allows each LAB to drive two local interconnects. This  
feature minimizes the use of the FastTrack Interconnect, providing higher  
performance. An LAB can drive 20 LEs in adjacent LABs via the local  
interconnect, which maximizes fitting flexibility while minimizing die  
size. See Figure 2.  
Figure 2. Logic Array Block  
The row interconnect is  
bidirectionally connected LEs can directly drive the row  
Row Interconnect to the local interconnect.  
and column interconnect.  
To/From  
Adjacent  
LAB or IOEs  
To/From  
Adjacent  
LAB or IOEs  
Local Interconnect The 10 LEs in the LAB are driven by two  
Column Interconnect  
local interconnect areas. The LAB can drive  
two local interconnect areas.  
In most designs, the registers only use global clock and clear signals.  
However, in some cases, other clock or asynchronous clear signals are  
needed. In addition, counters may also have synchronous clear or load  
signals. In a design that uses non-global clock and clear signals, inputs  
from the first LE in an LAB are re-routed to drive the control signals for  
that LAB. See Figure 3.  
Altera Corporation  
7
 复制成功!