欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP3C16Q144C6ES 参数 Datasheet PDF下载

EP3C16Q144C6ES图片预览
型号: EP3C16Q144C6ES
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7308 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP3C16Q144C6ES的Datasheet PDF文件第80页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第81页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第82页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第83页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第85页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第86页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第87页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第88页  
5–24
Chapter 5: Clock Networks and PLLs in the Cyclone III Device Family
PLL Cascading
shows an example of phase shift insertion using fine resolution through
VCO phase taps method. The eight phases from the VCO are shown and labeled for
reference. In this example,
CLK0
is based on 0
°
phase from the VCO and has the C
value for the counter set to one. The
CLK1
signal is divided by four, two VCO clocks
for high time and two VCO clocks for low time.
CLK1
is based on the 135° phase tap
from the VCO and has the C value for the counter set to one. The
CLK1
signal is also
divided by four. In this case, the two clocks are offset by 3
fine
.
CLK2
is based on the
0° phase from the VCO but has the
C
value for the counter set to three. This creates a
delay of two
coarse
(two complete VCO periods).
Figure 5–18. Delay Insertion Using VCO Phase Output and Counter Delay Time
1/8 t
VCO
0
45
90
135
180
225
270
315
t
VCO
CLK0
t
d0-1
CLK1
t
d0-2
CLK2
You can use the coarse and fine phase shifts to implement clock delays in the
Cyclone III device family.
The Cyclone III device family supports dynamic phase shifting of VCO phase taps
only. The phase shift is configurable for any number of times. Each phase shift takes
about one
scanclk
cycle, allowing you to implement large phase shifts quickly.
PLL Cascading
Two PLLs are cascaded to each other through the clock network. If your design
cascades PLLs, the source (upstream) PLL must have a low-bandwidth setting, while
the destination (downstream) PLL must have a high-bandwidth setting.
Cyclone III Device Handbook
Volume 1
July 2012 Altera Corporation