欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP3C16Q144C6ES 参数 Datasheet PDF下载

EP3C16Q144C6ES图片预览
型号: EP3C16Q144C6ES
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7308 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP3C16Q144C6ES的Datasheet PDF文件第70页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第71页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第72页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第73页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第75页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第76页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第77页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第78页  
5–14
Chapter 5: Clock Networks and PLLs in the Cyclone III Device Family
Clock Feedback Modes
shows a waveform example of the phase relationship of the PLL clocks in
this mode.
Figure 5–10. Phase Relationship Between PLL Clocks in Normal Mode
Phase Aligned
PLL Reference
Clock at the Input pin
PLL Clock at the
Register Clock Port
External PLL Clock
Outputs
(1)
Note to
(1) The external clock output can lead or lag the PLL internal clock signals.
Zero Delay Buffer Mode
In zero delay buffer (ZDB) mode, the external clock output pin is phase-aligned with
the clock input pin for zero delay through the device. When using this mode, use the
same I/O standard on the input clock and output clocks to guarantee clock alignment
at the input and output pins.
shows an example waveform of the phase relationship of the PLL clocks
in ZDB mode.
Figure 5–11. Phase Relationship Between PLL Clocks in ZDB Mode
Phase Aligned
PLL Reference Clock
at the Input Pin
PLL Clock
at the Register Clock Port
External PLL Clock Output
at the Output Pin
Cyclone III Device Handbook
Volume 1
July 2012 Altera Corporation