欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP3C16Q144C6ES 参数 Datasheet PDF下载

EP3C16Q144C6ES图片预览
型号: EP3C16Q144C6ES
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7308 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP3C16Q144C6ES的Datasheet PDF文件第48页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第49页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第50页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第51页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第53页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第54页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第55页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第56页  
3–18
Chapter 3: Memory Blocks in the Cyclone III Device Family
Document Revision History
Power-Up Conditions and Memory Initialization
The M9K memory block outputs of the Cyclone III device family power up to zero
(cleared) regardless of whether the output registers are used or bypassed. All M9K
memory blocks support initialization using a
.mif.
You can create
.mifs
in the
Quartus II software and specify their use using the RAM MegaWizard Plug-In
Manager when instantiating memory in your design. Even if memory is
pre-initialized (for example, using a
.mif),
it still powers up with its outputs cleared.
Only the subsequent read after power up outputs the pre-initialized values.
f
For more information about
.mifs,
refer to the
and the
Power Management
The M9K memory block clock enables of the Cyclone III device family allow you to
control clocking of each M9K memory block to reduce AC power consumption. Use
the
rden
signal to ensure that read operations only occur when necessary. If your
design does not require read-during-write, reduce power consumption by deasserting
the
rden
signal during write operations, or any period when there are no memory
operations. The Quartus II software automatically powers down any unused M9K
memory blocks to save static power.
Document Revision History
lists the revision history for this document.
Table 3–6. Document Revision History
Date
December 2011
December 2009
July 2009
Version
2.3
2.2
2.1
Minor text edits.
Minor changes to the text.
Made minor correction to the part number.
Updated to include Cyclone III LS information
Changes
Updated chapter part number.
Updated “Introduction” on page 3–1.
Updated “Overview” on page 3–1.
Updated Table 3–1 on page 3–2.
Updated “Control Signals” on page 3–3.
Updated “Memory Modes” on page 3–8.
Updated “Simple Dual-Port Mode” on page 3–10.
Updated “Read or Write Clock Mode” on page 3–16.
Revised the maximum performance of the M9K blocks to 315 MHz in “Introduction” and
“Overview” sections, and in Table 3-1.
Updated “Address Clock Enable Support” section.
June 2009
2.0
October 2008
May 2008
July 2007
March 2007
1.3
1.2
Updated chapter to new template.
1.1
1.0
Added chapter TOC and “Referenced Documents” section.
Initial release.
Cyclone III Device Handbook
Volume 1
December 2011 Altera Corporation